5秒后页面跳转
IDT72V245L15PFG PDF预览

IDT72V245L15PFG

更新时间: 2024-01-17 22:25:15
品牌 Logo 应用领域
艾迪悌 - IDT 先进先出芯片
页数 文件大小 规格书
25页 216K
描述
FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64

IDT72V245L15PFG 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:PLASTIC, STQFP-64针数:64
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.42
Is Samacsys:N最长访问时间:10 ns
最大时钟频率 (fCLK):66.7 MHz周期时间:15 ns
JESD-30 代码:S-PQFP-G64JESD-609代码:e0
长度:10 mm内存密度:73728 bit
内存集成电路类型:OTHER FIFO内存宽度:18
湿度敏感等级:3功能数量:1
端子数量:64字数:4096 words
字数代码:4000工作模式:SYNCHRONOUS
最高工作温度:85 °C最低工作温度:-40 °C
组织:4KX18可输出:YES
封装主体材料:PLASTIC/EPOXY封装代码:LFQFP
封装等效代码:QFP64,.47SQ,20封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH并行/串行:PARALLEL
峰值回流温度(摄氏度):240电源:3.3 V
认证状态:Not Qualified座面最大高度:1.6 mm
最大待机电流:0.005 A子类别:FIFOs
最大压摆率:0.03 mA最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:20
宽度:10 mmBase Number Matches:1

IDT72V245L15PFG 数据手册

 浏览型号IDT72V245L15PFG的Datasheet PDF文件第3页浏览型号IDT72V245L15PFG的Datasheet PDF文件第4页浏览型号IDT72V245L15PFG的Datasheet PDF文件第5页浏览型号IDT72V245L15PFG的Datasheet PDF文件第7页浏览型号IDT72V245L15PFG的Datasheet PDF文件第8页浏览型号IDT72V245L15PFG的Datasheet PDF文件第9页 
IDT72V205/72V215/72V225/72V235/72V245 3.3V CMOS SyncFIFOTM  
256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18 and 4,096 x 18  
COMMERCIALANDINDUSTRIAL  
TEMPERATURERANGES  
72V245.Continuingreadoperations willcausetheFIFOtobeempty.When  
thelastwordhasbeenreadfromtheFIFO,theEFwillgoLOWinhibitingfurther  
read operations. REN is ignored when the FIFO is empty.  
FUNCTIONALDESCRIPTION  
TIMING MODES: IDT STANDARD vs FIRST WORD FALL THROUGH  
(FWFT) MODE  
FIRST WORD FALL THROUGH MODE (FWFT)  
TheIDT72V205/72V215/72V225/72V235/72V245supporttwodifferent  
timing modes of operation. The selection of which mode will operate is  
determinedduringconfigurationatReset(RS).Duringa RSoperation,theFirst  
Load(FL),ReadExpansionInput(RXI),andWriteExpansionInput(WXI)pins  
areusedtoselectthetimingmodeperthetruthtableshowninTable3.InIDT  
StandardMode,thefirstwordwrittentoanemptyFIFOwillnotappearonthe  
dataoutputlinesunlessaspecificreadoperationisperformed.Areadoperation,  
whichconsists ofactivatingReadEnable (REN)andenablinga risingRead  
Clock(RCLK)edge,willshiftthewordfrominternalmemorytothedataoutput  
lines.InFWFTmode,thefirstwordwrittentoanemptyFIFOisclockeddirectly  
tothedataoutputlinesafter threetransitionsoftheRCLKsignal.ARENdoes  
nothavetobeassertedforaccessingthefirstword.  
In this mode, the status flags, IR, PAF, HF, PAE, and OR operate in the  
manneroutlinedinTable2.TowritedataintototheFIFO,WENmustbeLOW.  
DatapresentedtotheDATAINlineswillbeclockedintotheFIFOonsubsequent  
transitionsofWCLK.Afterthefirstwriteisperformed,theOutputReady(OR)  
flagwillgoLOW.SubsequentwriteswillcontinuetofilluptheFIFO.PAEwillgo  
HIGHaftern+2wordshavebeenloadedintotheFIFO,wherenistheempty  
offsetvalue.ThedefaultsettingforthisvalueisstatedinthefootnoteofTable2.  
Thisparameterisalsouserprogrammable.SeesectiononProgrammableFlag  
OffsetLoading.  
If one continued to write data into the FIFO, and we assumed no read  
operations were taking place, the HF would toggle to LOW once the 130th  
(72V205), 258th(72V215),514th(72V225),1,026th(72V235),and2,050th  
(72V245)wordrespectivelywaswrittenintotheFIFO. Continuingtowritedata  
intotheFIFOwillcausethePAFtogoLOW.Again,ifnoreadsareperformed,  
thePAFwillgoLOWafter(257-m)writes fortheIDT72V205,(513-m)writes  
fortheIDT72V215,(1,025-m)writesfortheIDT72V225,(2,049–m)writesfor  
the IDT72V235and(4,097–m)writes forthe IDT72V245, where mis the full  
offsetvalue. ThedefaultsettingforthisvalueisstatedinthefootnoteofTable  
Varioussignals,bothinputandoutputsignalsoperatedifferentlydepending  
onwhichtimingmodeisineffect.  
IDT STANDARD MODE  
In this mode, the status flags, FF, PAF, HF, PAE, and EF operate in the  
manneroutlinedinTable1.TowritedataintototheFIFO,WriteEnable(WEN)  
mustbeLOW.DatapresentedtotheDATAINlineswillbeclockedintotheFIFO  
2.  
on subsequent transitions of the Write Clock (WCLK). After the first write is  
performed,theEmptyFlag(EF)willgoHIGH.Subsequentwriteswillcontinue  
tofilluptheFIFO.TheProgrammableAlmost-Emptyflag(PAE)willgoHIGH  
aftern+1wordshavebeenloadedintotheFIFO,wherenistheemptyoffset  
value.ThedefaultsettingforthisvalueisstatedinthefootnoteofTable1.This  
parameter is also user programmable. See section on Programmable Flag  
OffsetLoading.  
WhentheFIFOisfull,theInputReady(IR)flagwillgoHIGH,inhibitingfurther  
writeoperations. Ifnoreadsareperformedafterareset,IRwillgoHIGHafter  
DwritestotheFIFO. D=257writesfortheIDT72V205,513fortheIDT72V215,  
1,025 for the IDT72V225, 2,049 for the IDT72V235 and 4,097 for the  
IDT72V245.NotethattheadditionalwordinFWFTmodeisduetothecapacity  
ofthememoryplusoutputregister.  
IftheFIFOisfull,thefirstreadoperationwillcausethe IRflagtogoLOW.  
Subsequent read operations will cause the PAF and HF to go HIGH at the  
conditionsdescribedinTable2.Iffurtherreadoperationsoccur,withoutwrite  
operations,thePAEwillgoLOWwhentherearen+1wordsintheFIFO,where  
nistheemptyoffsetvalue.Ifthereisnoemptyoffsetspecified,thePAEwillbe  
LOWwhenthedeviceis 32awayfromcompletelyemptyforIDT72V205,64  
awayfromcompletelyemptyforIDT72V215,and128awayfromcompletely  
emptyforIDT72V225/72V235/72V245.Continuingreadoperationswillcause  
the FIFOtobe empty. Whenthe lastwordhas beenreadfromthe FIFO,OR  
willgoHIGHinhibitingfurtherreadoperations.RENisignoredwhentheFIFO  
isempty.  
If one continued to write data into the FIFO, and we assumed no read  
operationsweretakingplace,theHalf-FullFlag(HF)wouldtoggletoLOWonce  
the129th(72V205), 257th(72V215),513th(72V225),1,025th(72V235),and  
2,049th(72V245)wordrespectivelywaswrittenintotheFIFO. Continuingto  
writedataintotheFIFOwillcausetheProgrammableAlmost-FullFlag(PAF)  
togoLOW.Again,ifnoreadsareperformed, thePAFwillgoLOWafter(256-m)  
writesfortheIDT72V205,(512-m)writesfortheIDT72V215,(1,024-m)writes  
fortheIDT72V225,(2,048-m)writesfortheIDT72V235and(4,096–m)writes  
fortheIDT72V245. Theoffsetm”isthefulloffsetvalue. Thisparameterisalso  
userprogrammable.SeesectiononProgrammableFlagOffsetLoading. Ifthere  
isnofulloffsetspecified,thePAFwillbeLOWwhenthedeviceis31awayfrom  
completelyfullforIDT72V205,63awayfromcompletelyfullforIDT72V215,and  
127awayfromcompletelyfullfor theIDT72V225/72V235/72V245.  
WhentheFIFOisfull,theFullFlag(FF)willgoLOW,inhibitingfurtherwrite  
operations. Ifnoreadsareperformedafterareset,FFwillgoLOWafterDwrites  
totheFIFO. D=256writesfortheIDT72V205,512fortheIDT72V215,1,024  
for the IDT72V225, 2,048 for the IDT72V235 and 4,096 for the IDT72V245,  
respectively.  
If the FIFO is full, the first read operation will cause FF to go HIGH.  
SubsequentreadoperationswillcausePAFandtheHalf-FullFlag(HF)togo  
HIGHattheconditionsdescribedinTable1.Iffurtherreadoperationsoccur,  
withoutwriteoperations,theProgrammableAlmost-EmptyFlag(PAE)willgo  
LOWwhenthere are nwords inthe FIFO, where nis the emptyoffsetvalue.  
Ifthereisnoemptyoffsetspecified,thePAEwillbeLOWwhenthedeviceis31  
awayfromcompletelyemptyforIDT72V205,63awayfromcompletelyempty  
forIDT72V215,and127awayfromcompletelyemptyforIDT72V225/72V235/  
PROGRAMMABLEFLAGLOADING  
FullandEmptyflagoffsetvaluescanbeuserprogrammable.TheIDT72V205/  
72V215/72V225/72V235/72V245 has internal registers for these offsets.  
DefaultsettingsarestatedinthefootnotesofTable1andTable2.Offsetvalues  
areloadedintotheFIFOusingthedatainputlines D0-D11.Toloadtheoffset  
registers,theLoad(LD)pinandWENpinmustbeheldLOW.Datapresenton  
D0-D11willbetransferredintotheEmptyOffsetregisteronthefirstLOW-to-HIGH  
transitionofWCLK.BycontinuingtoholdtheLDandWENpinlow, datapresent  
onD0-D11willbetransferredintotheFullOffsetregisteronthenexttransition  
oftheWCLK.ThethirdtransitionagainwritestotheEmptyOffsetregister. Writing  
alloffsetregistersdoesnothavetooccuratonetime.Oneortwooffsetregisters  
canbe writtenandthenbybringingtheLD pinHIGH, the FIFOis returnedto  
normalread/writeoperation.WhentheLDpinandWENareagainsetLOW,  
thenextoffsetregisterinsequenceiswritten.  
6

与IDT72V245L15PFG相关器件

型号 品牌 描述 获取价格 数据表
IDT72V245L15PFGI IDT FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64

获取价格

IDT72V245L15PFGI8 IDT FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP64

获取价格

IDT72V245L15PFI IDT 3.3 VOLT CMOS SyncFIFO 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18

获取价格

IDT72V245L15TF IDT 3.3 VOLT CMOS SyncFIFO 256 x 18, 512 x 18, 1,024 x 18, 2,048 x 18, and 4,096 x 18

获取价格

IDT72V245L15TF8 IDT FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, STQFP-64

获取价格

IDT72V245L15TF9 IDT FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, STQFP-64

获取价格