5秒后页面跳转
HY5V52ELM-6I PDF预览

HY5V52ELM-6I

更新时间: 2024-01-16 02:35:48
品牌 Logo 应用领域
海力士 - HYNIX 时钟动态存储器内存集成电路
页数 文件大小 规格书
14页 172K
描述
Synchronous DRAM, 8MX32, 5.4ns, CMOS, PBGA90, 8 X 13 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, FBGA-90

HY5V52ELM-6I 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:BGA
包装说明:TFBGA, BGA90,9X15,32针数:90
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.32.00.24风险等级:5.87
访问模式:FOUR BANK PAGE BURST最长访问时间:5.4 ns
其他特性:AUTO/SELF REFRESH最大时钟频率 (fCLK):166 MHz
I/O 类型:COMMON交错的突发长度:1,2,4,8
JESD-30 代码:R-PBGA-B90JESD-609代码:e0
长度:13 mm内存密度:268435456 bit
内存集成电路类型:SYNCHRONOUS DRAM内存宽度:32
功能数量:1端口数量:1
端子数量:90字数:8388608 words
字数代码:8000000工作模式:SYNCHRONOUS
最高工作温度:85 °C最低工作温度:-40 °C
组织:8MX32封装主体材料:PLASTIC/EPOXY
封装代码:TFBGA封装等效代码:BGA90,9X15,32
封装形状:RECTANGULAR封装形式:GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
认证状态:Not Qualified刷新周期:4096
座面最大高度:1.2 mm自我刷新:YES
连续突发长度:2,4,8,FP最大待机电流:0.002 A
子类别:DRAMs最大压摆率:0.3 mA
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:BALL
端子节距:0.8 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:8 mm
Base Number Matches:1

HY5V52ELM-6I 数据手册

 浏览型号HY5V52ELM-6I的Datasheet PDF文件第2页浏览型号HY5V52ELM-6I的Datasheet PDF文件第3页浏览型号HY5V52ELM-6I的Datasheet PDF文件第4页浏览型号HY5V52ELM-6I的Datasheet PDF文件第6页浏览型号HY5V52ELM-6I的Datasheet PDF文件第7页浏览型号HY5V52ELM-6I的Datasheet PDF文件第8页 
1
Synchronous DRAM Memory 256Mbit (8Mx16bit *2stack)  
HY5V52E(L)M(P)-xI Series  
BALL DESCRIPTIONS  
SYMBOL  
TYPE  
DESCRIPTION  
Clock: The system clock input. All other inputs are registered to the SDRAM on the rising  
edge of CLK  
CLK  
INPUT  
Clock Enable: Controls internal clock signal and when deactivated, the SDRAM will be one  
of the states among power down, suspend or self refresh  
CKE  
CS  
INPUT  
INPUT  
INPUT  
INPUT  
INPUT  
Chip Select: Enables or disables all inputs except CLK, CKE and DQM  
Bank Address: Selects bank to be activated during RAS activity  
Selects bank to be read/written during CAS activity  
BA0, BA1  
A0 ~ A11  
RAS, CAS, WE  
Row Address: RA0 ~ RA11, Column Address: CA0 ~ CA8, Auto-precharge flag: A10  
Command Inputs: RAS, CAS and WE define the operation  
Refer function truth table for details  
DQM0 ~  
DQM3  
I/O  
I/O  
Data Mask: Controls output buffers in read mode and masks input data in write mode  
Data Input / Output: Multiplexed data input / output pin  
DQ0 ~ DQ31  
VDD / VSS  
VDDQ / VSSQ  
NC  
SUPPLY Power supply  
SUPPLY I/O Power supply  
-
No connection : These pads should be left unconnected  
Rev. 1.0 / Nov. 2005  
5

与HY5V52ELM-6I相关器件

型号 品牌 描述 获取价格 数据表
HY5V52ELM-HI HYNIX 暂无描述

获取价格

HY5V52ELMP-6I HYNIX Synchronous DRAM, 8MX32, 5.4ns, CMOS, PBGA90, 8 X 13 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LE

获取价格

HY5V52ELMP-H HYNIX Synchronous DRAM, 8MX32, 5.4ns, CMOS, PBGA90, 8 X 13 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LE

获取价格

HY5V52ELMP-HI HYNIX Synchronous DRAM, 8MX32, 5.4ns, CMOS, PBGA90, 8 X 13 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, LE

获取价格

HY5V52EM-6I HYNIX Synchronous DRAM, 8MX32, 5.4ns, CMOS, PBGA90, 8 X 13 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, FB

获取价格

HY5V52EM-H HYNIX Synchronous DRAM, 8MX32, 5.4ns, CMOS, PBGA90, 8 X 13 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, FB

获取价格