5秒后页面跳转
ADSP-2111BS-52 PDF预览

ADSP-2111BS-52

更新时间: 2024-01-07 14:48:43
品牌 Logo 应用领域
亚德诺 - ADI 计算机
页数 文件大小 规格书
64页 666K
描述
ADSP-2100 Family DSP Microcomputers

ADSP-2111BS-52 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:QFP, SPQFP100,.9SQ针数:100
Reach Compliance Code:not_compliantECCN代码:3A991.A.3
HTS代码:8542.31.00.01风险等级:5.63
其他特性:20 MIPS; 8/16 BIT PARALLEL HOST INTERFACE PORT; SINGLE CYCLE INSTRUCTION EXECUTION地址总线宽度:14
桶式移位器:YES位大小:16
边界扫描:NO最大时钟频率:13 MHz
外部数据总线宽度:24格式:FIXED POINT
集成缓存:NO内部总线架构:MULTIPLE
JESD-30 代码:S-PQFP-G100JESD-609代码:e0
长度:19.05 mm低功率模式:YES
DMA 通道数量:外部中断装置数量:1
串行 I/O 数:2端子数量:100
计时器数量:1片上数据RAM宽度:16
片上程序ROM宽度:最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:QFP封装等效代码:SPQFP100,.9SQ
封装形状:SQUARE封装形式:FLATPACK
峰值回流温度(摄氏度):220电源:5 V
认证状态:Not QualifiedRAM(字数):512
座面最大高度:4.572 mm子类别:Digital Signal Processors
最大压摆率:46 mA最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.635 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:19.05 mmuPs/uCs/外围集成电路类型:DIGITAL SIGNAL PROCESSOR, OTHER
Base Number Matches:1

ADSP-2111BS-52 数据手册

 浏览型号ADSP-2111BS-52的Datasheet PDF文件第1页浏览型号ADSP-2111BS-52的Datasheet PDF文件第2页浏览型号ADSP-2111BS-52的Datasheet PDF文件第3页浏览型号ADSP-2111BS-52的Datasheet PDF文件第5页浏览型号ADSP-2111BS-52的Datasheet PDF文件第6页浏览型号ADSP-2111BS-52的Datasheet PDF文件第7页 
ADSP-21xx  
T he ADSP-216x series are memory-variant versions of the  
ADSP-2101 and ADSP-2103 that contain factory-programmed  
on-chip ROM program memory. T hese devices offer different  
amounts of on-chip memory for program and data storage.  
T able II shows the features available in the ADSP-216x series of  
custom ROM-coded processors.  
ARCH ITECTURE O VERVIEW  
Figure 1 shows a block diagram of the ADSP-21xx architecture.  
T he processors contain three independent computational units:  
the ALU, the multiplier/accumulator (MAC), and the shifter.  
T he computational units process 16-bit data directly and have  
provisions to support multiprecision computations. T he ALU  
performs a standard set of arithmetic and logic operations;  
division primitives are also supported. T he MAC performs  
single-cycle multiply, multiply/add, and multiply/subtract  
operations. T he shifter performs logical and arithmetic shifts,  
normalization, denormalization, and derive exponent operations.  
The shifter can be used to efficiently implement numeric format  
control including multiword floating-point representations.  
T he ADSP-216x products eliminate the need for an external  
boot EPROM in your system, and can also eliminate the need  
for any external program memory by fitting the entire applica-  
tion program in on-chip ROM. T hese devices thus provide an  
excellent option for volume applications where board space and  
system cost constraints are of critical concern.  
D evelopm ent Tools  
T he internal result (R) bus directly connects the computational  
units so that the output of any unit may be used as the input of  
any unit on the next cycle.  
T he ADSP-21xx processors are supported by a complete set of  
tools for system development. T he ADSP-2100 Family Devel-  
opment Software includes C and assembly language tools that  
allow programmers to write code for any of the ADSP-21xx  
processors. T he ANSI C compiler generates ADSP-21xx  
assembly source code, while the runtime C library provides  
ANSI-standard and custom DSP library routines. T he ADSP-  
21xx assembler produces object code modules which the linker  
combines into an executable file. T he processor simulators  
provide an interactive instruction-level simulation with a  
reconfigurable, windowed user interface. A PROM splitter  
utility generates PROM programmer compatible files.  
EZ-ICE® in-circuit emulators allow debugging of ADSP-21xx  
systems by providing a full range of emulation functions such as  
modification of memory and register values and execution  
breakpoints. EZ-LAB® demonstration boards are complete DSP  
systems that execute EPROM-based programs.  
A powerful program sequencer and two dedicated data address  
generators ensure efficient use of these computational units.  
T he sequencer supports conditional jumps, subroutine calls,  
and returns in a single cycle. With internal loop counters and  
loop stacks, the ADSP-21xx executes looped code with zero  
overhead—no explicit jump instructions are required to  
maintain the loop.  
T wo data address generators (DAGs) provide addresses for  
simultaneous dual operand fetches (from data memory and  
program memory). Each DAG maintains and updates four  
address pointers. Whenever the pointer is used to access data  
(indirect addressing), it is post-modified by the value of one of  
four modify registers. A length value may be associated with  
each pointer to implement automatic modulo addressing for  
circular buffers. T he circular buffering feature is also used by  
the serial ports for automatic data transfers to (and from) on-  
chip memory.  
T he EZ-Kit Lite is a very low-cost evaluation/development  
platform that contains both the hardware and software needed  
to evaluate the ADSP-21xx architecture.  
Efficient data transfer is achieved with the use of five internal  
buses:  
Additional details and ordering information is available in the  
ADSP-2100 Family Software & Hardware Development Tools data  
sheet (ADDS-21xx-T OOLS). T his data sheet can be requested  
from any Analog Devices sales office or distributor.  
• Program Memory Address (PMA) Bus  
• Program Memory Data (PMD) Bus  
Data Memory Address (DMA) Bus  
Data Memory Data (DMD) Bus  
• Result (R) Bus  
Additional Infor m ation  
T his data sheet provides a general overview of ADSP-21xx  
processor functionality. For detailed design information on the  
architecture and instruction set, refer to the ADSP-2100 Family  
User’s Manual, available from Analog Devices.  
T he two address buses (PMA, DMA) share a single external  
address bus, allowing memory to be expanded off-chip, and the  
two data buses (PMD, DMD) share a single external data bus.  
T he BMS, DMS, and PMS signals indicate which memory  
space is using the external buses.  
Program memory can store both instructions and data, permit-  
ting the ADSP-21xx to fetch two operands in a single cycle, one  
from program memory and one from data memory. T he  
processor can fetch an operand from on-chip program memory  
and the next instruction in the same cycle.  
T he memory interface supports slow memories and memory-  
mapped peripherals with programmable wait state generation.  
External devices can gain control of the processor’s buses with  
the use of the bus request/grant signals (BR, BG).  
EZ-ICE and EZ-LAB are registered trademarks of Analog Devices, Inc.  
–4–  
REV. B  

与ADSP-2111BS-52相关器件

型号 品牌 描述 获取价格 数据表
ADSP-2111BS-66 ADI ADSP-2100 Family DSP Microcomputers

获取价格

ADSP-2111BS-80 ADI ADSP-2100 Family DSP Microcomputers

获取价格

ADSP-2111BS-80 ROCHESTER Digital Signal Processor, 24-Ext Bit, 20MHz, CMOS, PQFP100, METRIC, PLASTIC, QFP-100

获取价格

ADSP-2111KG-52 ROCHESTER 24-BIT, 13MHz, OTHER DSP, CPGA100, CERAMIC, PGA-100

获取价格

ADSP-2111KG-52 ADI ADSP-2100 Family DSP Microcomputers

获取价格

ADSP-2111KG-66 ADI ADSP-2100 Family DSP Microcomputers

获取价格