5秒后页面跳转
AD9520 PDF预览

AD9520

更新时间: 2022-04-19 23:05:31
品牌 Logo 应用领域
亚德诺 - ADI /
页数 文件大小 规格书
3页 390K
描述
Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers

AD9520 数据手册

 浏览型号AD9520的Datasheet PDF文件第1页浏览型号AD9520的Datasheet PDF文件第3页 
CN-0121  
Circuit Note  
CIRCUIT DESCRIPTION  
In the setup of Figure 1, connections between boards were  
The circuit in Figure 1 was constructed by connecting the  
respective evaluation boards for the individual products.  
Connections were made with matched cable lengths. The first  
of three basic requirements to synchronize multiple AD9910s is  
to provide a co-incident reference clock (REF CLK).  
made using matched cables, making it possible to use the  
internal default delay values to phase align the SYNC_CLKs.  
Figure 3 shows SYNC_CLK phase alignment via the using the  
synchronization procedure described.  
The last requirement to synchronize multiple DDS devices is a  
co-incident IO_UPDATE. The IO_UPDATE must meet setup  
and hold times to SYNC_CLK. The IO_UPDATE shown in  
Figure 1 is sent synchronously to the SYNC_CLK. The last  
requirement now enables the DDS outputs to be controlled.  
The setup uses the AD9520 as the REF CLK source for each  
AD9910 DDS. The AD9520 runs off an external crystal and the  
internal PLL. The AD9520 distributes phase aligned 1 GHz REF  
CLKs (PECL outputs) to all four AD9910 evaluation boards. It  
also provides a CMOS output clock to the Tektronix DG2020A  
data pattern generator for the IO_UPDATE.  
Figures 4 and 5 show the DDS outputs in phase alignment.  
Having the devices synchronized to one another now enables  
predictable phase and/or amplitude adjustment between DDSs.  
The next step for synchronization is to align the rising edge of  
SYNC_CLK for all four AD9910’s. The SYNC_CLK provides  
the reference for a co-incident IO_UPDATE. SYNC_CLK  
alignment is accomplished using the internal synchronization  
capability of the AD9910. The ADCLK846 distributes phase  
aligned SYNC_INs to all four AD9910s. See the AD9910 data  
sheet for more details on synchronization capability.  
Note, in Figure 5 the system clock was reduced to 100 MHz  
operation, and the outputs were unfiltered to display each DDS  
raw output. Figure 5 also shows the value of synchronization  
with each device outputting the same signal.  
Figure 2 shows all four SYNC_CLKs with the AD9910 internal  
synchronization circuit disabled. Note that the SYNC_CLKs are  
not inherently aligned even when the REF CLKs are phase  
aligned.  
C3 FREQUENCY  
249.54MHz  
LOW SIGNAL  
AMPLITUDE  
1
To phase align the SYNC_CLK rising edges, one AD9910 is  
programmed as the master device and the others as slave  
devices. The SYNC_OUT of the master device is an LVDS  
signal buffered and distributed by the ADCLK846 to all  
AD9910 evaluation boards. The SYNC_IN signal (LVDS) must  
meet internal setup and hold time requirements of each  
device’s system clock. To help support this timing requirement,  
the AD9910 features the ability to delay the SYNC_OUT of the  
master. For further flexibility, the internal SYNC_IN path of  
each device can be independently delayed.  
2
3
4
CH1 1.00VCH2 1.00VΩ  
CH3 1.00VCH4 1.00VΩ  
M2.00ns  
CH1  
480mV  
Figure 3. SYNC_CLK Are Aligned.  
C3 FREQUENCY  
125.321MHz  
C3 FREQUENCY  
250.76MHz  
1
LOW SIGNAL  
AMPLITUDE  
1
2
3
2
3
4
4
B
B
B
CH2 200mVΩ  
CH4 200mVΩ  
M5.00ns CH2  
–80V  
CH1 200mVΩ  
CH3 200mVΩ  
W
W
W
B
CH1 1.00VCH2 1.00VΩ  
CH3 1.00VCH4 1.00VΩ  
M2.00ns  
CH2  
480mV  
W
Figure 4. Filtered DDS Outputs Phase Aligned Using the Setup in Figure 1.  
Figure 2. SYNC_CLKs Are Not Aligned.  
Rev. A | Page 2 of 3  
 

与AD9520相关器件

型号 品牌 描述 获取价格 数据表
AD9520-0 ADI 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2.8 GHz VCO

获取价格

AD9520-0/PCBZ ADI 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2.8 GHz VCO

获取价格

AD9520-0BCPZ ADI 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2.8 GHz VCO

获取价格

AD9520-0BCPZ-REEL7 ADI 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2.8 GHz VCO

获取价格

AD9520-1 ADI 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2.5 GHz VCO

获取价格

AD9520-1/PCBZ ADI 12 LVPECL/24 CMOS Output Clock Generator with Integrated 2.5 GHz VCO

获取价格