5秒后页面跳转
844441AMI-150 PDF预览

844441AMI-150

更新时间: 2024-02-01 21:35:33
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
13页 867K
描述
Clock Generator, 300MHz, PDSO8, 3.90 X 4.90 MM, 1.375 MM HEIGHT, MS-012, SOIC-8

844441AMI-150 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP,针数:8
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.3
Is Samacsys:NJESD-30 代码:R-PDSO-G8
JESD-609代码:e0长度:4.9 mm
端子数量:8最高工作温度:85 °C
最低工作温度:-40 °C最大输出时钟频率:300 MHz
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
峰值回流温度(摄氏度):240主时钟/晶体标称频率:25 MHz
认证状态:Not Qualified座面最大高度:1.75 mm
最大供电电压:2.625 V最小供电电压:2.375 V
标称供电电压:2.5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:TIN LEAD端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:3.9 mm
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHERBase Number Matches:1

844441AMI-150 数据手册

 浏览型号844441AMI-150的Datasheet PDF文件第4页浏览型号844441AMI-150的Datasheet PDF文件第5页浏览型号844441AMI-150的Datasheet PDF文件第6页浏览型号844441AMI-150的Datasheet PDF文件第8页浏览型号844441AMI-150的Datasheet PDF文件第9页浏览型号844441AMI-150的Datasheet PDF文件第10页 
ICS844441I  
FEMTOCLOCKTM SAS/SATA CLOCK GENERATOR  
PRELIMINARY  
Application Information  
Crystal Input Interface  
The ICS844441I has been characterized with 18pF parallel  
resonant crystals. The capacitor values, C1 and C2, shown in  
Figure 1 below were determined using a 25MHz, 18pF parallel  
resonant crystal and were chosen to minimize the ppm error. The  
optimum C1 and C2 values can be slightly adjusted for different  
board layouts.  
XTAL_IN  
C1  
27p  
X1  
18pF Parallel Crystal  
XTAL_OUT  
C2  
27p  
Figure 1. Crystal Input Interface  
LVCMOS to XTAL Interface  
The XTAL_IN input can accept a single-ended LVCMOS signal  
through an AC coupling capacitor. A general interface diagram is  
shown in Figure 2. The XTAL_OUT pin can be left floating. The  
input edge rate can be as slow as 10ns. For LVCMOS inputs, it is  
recommended that the amplitude be reduced from full swing to half  
swing in order to prevent signal interference with the power rail and  
to reduce noise. This configuration requires that the output  
impedance of the driver (Ro) plus the series resistance (Rs) equals  
the transmission line impedance. In addition, matched termination  
at the crystal input will attenuate the signal in half. This can be  
done in one of two ways. First, R1 and R2 in parallel should equal  
the transmission line impedance. For most 50applications, R1  
and R2 can be 100. This can also be accomplished by removing  
R1 and making R2 50.  
VCC  
VCC  
R1  
0.1µf  
50Ω  
Ro  
Rs  
XTAL_IN  
R2  
Zo = Ro + Rs  
XTAL_OUT  
Figure 2. General Diagram for LVCMOS Driver to XTAL Input Interface  
IDT™ / ICS™ SAS/SATA CLOCK GENERATOR  
7
ICS844441AGI REV. A JULY 17, 2008  

与844441AMI-150相关器件

型号 品牌 描述 获取价格 数据表
844441AMI-150LFT IDT Clock Generator, 300MHz, PDSO8, 3.90 X 4.90 MM, 1.375 MM HEIGHT, ROHS COMPLIANT, MS-012, S

获取价格

844441AMI-150T IDT Clock Generator, 300MHz, PDSO8, 3.90 X 4.90 MM, 1.375 MM HEIGHT, MS-012, SOIC-8

获取价格

844441AMI-300LF IDT Clock Generator, 300MHz, PDSO8, 3.90 X 4.90 MM, 1.375 MM HEIGHT, ROHS COMPLIANT, MS-012, S

获取价格

844441AMI-75 IDT Clock Generator, 300MHz, PDSO8, 3.90 X 4.90 MM, 1.375 HEIGHT, MS-102, SOIC-8

获取价格

844441AMI-75LF IDT Clock Generator, 300MHz, PDSO8, 3.90 X 4.90 MM, 1.375 HEIGHT, ROHS COMPLIANT, MS-102, SOIC

获取价格

844441AMI-75LFT IDT Clock Generator, 300MHz, PDSO8, 3.90 X 4.90 MM, 1.375 HEIGHT, ROHS COMPLIANT, MS-102, SOIC

获取价格