5秒后页面跳转
73S1215F-68IMR/F PDF预览

73S1215F-68IMR/F

更新时间: 2024-02-17 12:29:41
品牌 Logo 应用领域
TERIDIAN 多功能外围设备微控制器和处理器外围集成电路时钟
页数 文件大小 规格书
136页 1028K
描述
80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More

73S1215F-68IMR/F 技术参数

生命周期:Transferred包装说明:LEAD FREE, QFN-68
Reach Compliance Code:unknown风险等级:5.74
Is Samacsys:N其他特性:OPERATES BETWEEN 3 TO 3.6 V WHEN USB IS USED
地址总线宽度:边界扫描:NO
总线兼容性:I2C; USB最大时钟频率:12 MHz
外部数据总线宽度:JESD-30 代码:S-XQCC-N68
长度:8 mm端子数量:68
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
认证状态:Not QualifiedRAM(字数):2000
座面最大高度:0.85 mm最大供电电压:3.6 V
最小供电电压:2.7 V标称供电电压:3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:NO LEAD
端子节距:0.4 mm端子位置:QUAD
宽度:8 mmBase Number Matches:1

73S1215F-68IMR/F 数据手册

 浏览型号73S1215F-68IMR/F的Datasheet PDF文件第2页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第3页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第4页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第6页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第7页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第8页 
DS_1215F_003  
73S1215F Data Sheet  
Tables  
Table 1: 73S1215F Pinout Description ......................................................................................................... 8  
Table 2: MPU Data Memory Map................................................................................................................ 11  
Table 3: Flash Special Function Registers ................................................................................................. 13  
Table 4: Internal Data Memory Map ........................................................................................................... 14  
Table 5: Program Security Registers.......................................................................................................... 17  
Table 6: IRAM Special Function Registers Locations................................................................................. 18  
Table 7: IRAM Special Function Registers Reset Values........................................................................... 19  
Table 8: XRAM Special Function Registers Reset Values ......................................................................... 20  
Table 9: PSW Register Flags...................................................................................................................... 22  
Table 10: PSW Bit Functions ...................................................................................................................... 22  
Table 11: Port Registers .............................................................................................................................23  
Table 12: Frequencies and Mcount Values for MCLK = 96MHz ................................................................ 25  
Table 13: The MCLKCtl Register................................................................................................................ 25  
Table 15: The MPUCKCtl Register............................................................................................................. 26  
Table 17: The INT5Ctl Register .................................................................................................................. 29  
Table 19: The MISCtl0 Register.................................................................................................................. 29  
Table 21: The MISCtl1 Register.................................................................................................................. 30  
Table 23: The MCLKCtl Register................................................................................................................ 31  
Table 25: The PCON Register .................................................................................................................... 32  
Table 27: The IEN0 Register....................................................................................................................... 34  
Table 29: The IEN1 Register....................................................................................................................... 35  
Table 31: The IEN2 Register....................................................................................................................... 35  
Table 33: The TCON Register .................................................................................................................... 36  
Table 35: The T2CON Register .................................................................................................................. 36  
Table 37: The IRCON Register................................................................................................................... 37  
Table 39: External MPU Interrupts.............................................................................................................. 37  
Table 40: Control Bits for External Interrupts.............................................................................................. 38  
Table 41: Priority Level Groups................................................................................................................... 38  
Table 42: The IP0 Register ......................................................................................................................... 38  
Table 43: The IP1 Register ......................................................................................................................... 39  
Table 44: Priority Levels..............................................................................................................................39  
Table 45: Interrupt Polling Sequence.......................................................................................................... 39  
Table 46: Interrupt Vectors.......................................................................................................................... 39  
Table 47: UART Modes............................................................................................................................... 40  
Table 48: Baud Rate Generation ................................................................................................................ 40  
Table 49: The PCON Register .................................................................................................................... 41  
Table 51: The BRCON Register ................................................................................................................. 41  
Table 53: The MISCtl0 Register.................................................................................................................. 42  
Table 55: The S0CON Register.................................................................................................................. 43  
Table 57: The S1CON Register.................................................................................................................. 44  
Table 59: The TMOD Register.................................................................................................................... 45  
Table 61: Timers/Counters Mode Description ............................................................................................ 46  
Table 62: The TCON Register .................................................................................................................... 47  
Table 64: The IEN0 Register....................................................................................................................... 48  
Table 66: The IEN1 Register....................................................................................................................... 48  
Table 68: The IP0 Register ......................................................................................................................... 49  
Table 70: The WDTREL Register ............................................................................................................... 49  
Table 72: Direction Registers and Internal Resources for DIO Pin Groups ............................................... 50  
Table 73: UDIR Control Bit.......................................................................................................................... 50  
Table 74: Selectable Controls Using the UxIS Bits..................................................................................... 50  
Table 75: The USRIntCtl1 Register ............................................................................................................ 51  
Table 76: The USRIntCtl2 Register ............................................................................................................ 51  
Table 77: The USRIntCtl3 Register ............................................................................................................ 51  
Table 78: The USRIntCtl4 Register ............................................................................................................ 51  
Table 79: The RTCCtl Register................................................................................................................... 53  
Table 81: The 32-bit RTC Counter.............................................................................................................. 54  
Table 82: The 24-bit RTC Accumulator ...................................................................................................... 54  
Rev. 1.4  
5

与73S1215F-68IMR/F相关器件

型号 品牌 描述 获取价格 数据表
73S1217F TERIDIAN Bus-Powered 80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More

获取价格

73S1217F-68IM/F TERIDIAN Bus-Powered 80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More

获取价格

73S1217F-IMR/F TERIDIAN Bus-Powered 80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More

获取价格

73S13B QUARTZCOM -20 ~ +70 °C commercia l application -30 ~ +7

获取价格

73S8004R-ILF TERIDIAN Microprocessor Circuit, PDSO28,

获取价格

73S8004R-ILF TDK Microprocessor Circuit, PDSO28,

获取价格