5秒后页面跳转
5V41065NLGI8 PDF预览

5V41065NLGI8

更新时间: 2022-02-26 10:45:51
品牌 Logo 应用领域
艾迪悌 - IDT PC输出元件
页数 文件大小 规格书
18页 318K
描述
2 OUTPUT PCIE GEN1/2 SYNTHESIZER

5V41065NLGI8 数据手册

 浏览型号5V41065NLGI8的Datasheet PDF文件第1页浏览型号5V41065NLGI8的Datasheet PDF文件第2页浏览型号5V41065NLGI8的Datasheet PDF文件第3页浏览型号5V41065NLGI8的Datasheet PDF文件第5页浏览型号5V41065NLGI8的Datasheet PDF文件第6页浏览型号5V41065NLGI8的Datasheet PDF文件第7页 
IDT5V41065  
2 OUTPUT PCIE GEN1/2 SYNTHESIZER  
Applications Information  
External Components  
A minimum number of external components are required for  
proper operation.  
Output Structures  
6*IREF  
IREF  
=2.3 mA  
Decoupling Capacitors  
Decoupling capacitors of 0.01F should be connected  
between each VDD pin and the ground plane, as close to  
the VDD pin as possible. Do not share ground vias between  
components. Route power from power source through the  
capacitor pad and then into ICS pin.  
Crystal  
See Output Termination  
Sections - Pages 3 ~ 5  
A 25 MHz fundamental mode parallel resonant crystal  
should be used. This crystal must have less than 300 ppm  
of error across temperature in order for the IDT5V41065 to  
meet PCI Express specifications.  
RR 475  
General PCB Layout Recommendations  
Crystal Capacitors  
For optimum device performance and lowest output phase  
noise, the following guidelines should be observed.  
Crystal capacitors are connected from pins X1 to ground  
and X2 to ground to optimize the accuracy of the output  
frequency.  
1. Each 0.01µF decoupling capacitor should be mounted on  
the component side of the board as close to the VDD pin as  
possible.  
C = Crystal’s load capacitance in pF  
L
Crystal Capacitors (pF) = (C - 8) * 2  
L
2. No vias should be used between decoupling capacitor  
and VDD pin.  
For example, for a crystal with a 16 pF load cap, each  
external crystal cap would be 16 pF. (16-8)*2=16.  
3. The PCB trace to VDD pin should be kept as short as  
possible, as should the PCB trace to the ground via.  
Distance of the ferrite bead and bulk decoupling from the  
device is less critical.  
Current Source (Iref) Reference Resistor - R  
R
If board target trace impedance (Z) is 50, then R = 475  
R
(1%), providing IREF of 2.32 mA. The output current (I ) is  
equal to 6*IREF.  
OH  
4. An optimum layout is one with all components on the  
same side of the board, minimizing vias through other signal  
layers (any ferrite beads and bulk decoupling capacitors can  
be mounted on the back). Other signal traces should be  
routed away from the IDT5V41065.This includes signal  
traces just underneath the device, or on layers adjacent to  
the ground plane layer used by the device.  
Output Termination  
The PCI-Express differential clock outputs of the  
IDT5V41065 are open source drivers and require an  
external series resistor and a resistor to ground. These  
resistor values and their allowable locations are shown in  
detail in the PCI-Express Layout Guidelines section.  
The IDT5V41065 can also be configured for LVDS  
compatible voltage levels. See the LVDS Compatible  
Layout Guidelines section.  
IDT® 2 OUTPUT PCIE GEN1/2 SYNTHESIZER  
4
IDT5V41065 APRIL 17, 2017  

与5V41065NLGI8相关器件

型号 品牌 描述 获取价格 数据表
5V41065PGG IDT 2 OUTPUT PCIE GEN1/2 SYNTHESIZER

获取价格

5V41065PGG8 IDT 2 OUTPUT PCIE GEN1/2 SYNTHESIZER

获取价格

5V41065PGGI IDT TSSOP-16, Tube

获取价格

5V41065PGGI8 IDT 2 OUTPUT PCIE GEN1/2 SYNTHESIZER

获取价格

5V41066 RENESAS 4 Output PCIe GEN1/2 Synthesizer

获取价格

5V41234 IDT 1 OUTPUT PCIE GEN1/2/3 SYNTHESIZER

获取价格