5秒后页面跳转
4027 PDF预览

4027

更新时间: 2024-02-08 19:05:19
品牌 Logo 应用领域
美国国家半导体 - NSC 触发器
页数 文件大小 规格书
6页 128K
描述
Dual J-K Master/Slave Flip-Flop with Set and Reset

4027 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete包装说明:DIP, DIP16,.3
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.57Is Samacsys:N
JESD-30 代码:R-XDIP-T16JESD-609代码:e0
逻辑集成电路类型:J-K FLIP-FLOP湿度敏感等级:2A
功能数量:2端子数量:16
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:CERAMIC封装代码:DIP
封装等效代码:DIP16,.3封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):250
电源:5/15 V认证状态:Not Qualified
筛选级别:38535Q/M;38534H;883B子类别:FF/Latches
表面贴装:NO技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn/Pb)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
触发器类型:MASTER-SLAVEBase Number Matches:1

4027 数据手册

 浏览型号4027的Datasheet PDF文件第1页浏览型号4027的Datasheet PDF文件第2页浏览型号4027的Datasheet PDF文件第3页浏览型号4027的Datasheet PDF文件第5页浏览型号4027的Datasheet PDF文件第6页 
e
e
e
e
t 20 ns, unless otherwise specified  
fCL  
AC Electrical Characteristics* T  
25 C, C  
§
50 pF, t  
rCL  
A
L
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Units  
e
e
e
t
t
t
t
t
f
t
t
t
or t  
or t  
or t  
Propagation Delay Time  
from Clock to Q or Q  
V
V
V
5V  
200  
80  
400  
160  
130  
ns  
ns  
ns  
PHL  
PHL  
PHL  
S
PLH  
PLH  
PLH  
DD  
DD  
DD  
10V  
15V  
65  
e
e
e
Propagation Delay Time  
V
DD  
V
DD  
V
DD  
5V  
170  
70  
340  
140  
110  
ns  
ns  
ns  
from Set to Q or Reset to Q  
10V  
15V  
55  
e
e
e
Propagation Delay Time  
from Set to Q or  
Reset to Q  
V
DD  
V
DD  
V
DD  
5V  
110  
50  
220  
100  
80  
ns  
ns  
ns  
10V  
15V  
40  
e
e
e
Minimum Data Setup Time  
V
DD  
V
DD  
V
DD  
5V  
135  
55  
270  
110  
90  
ns  
ns  
ns  
10V  
15V  
45  
e
e
e
or t  
Transition Time  
V
DD  
V
DD  
V
DD  
5V  
100  
50  
200  
100  
80  
ns  
ns  
ns  
THL  
CL  
TLH  
10V  
15V  
40  
e
e
e
Maximum Clock Frequency  
(Toggle Mode)  
V
DD  
V
DD  
V
DD  
5V  
2.5  
6.2  
7.6  
5
MHz  
MHz  
MHz  
10V  
15V  
12.5  
15.5  
e
e
e
or t  
fCL  
Maximum Clock Rise  
and Fall Time  
V
DD  
V
DD  
V
DD  
5V  
15  
10  
5
ms  
ms  
ms  
rCL  
W
10V  
15V  
e
e
e
Minimum Clock Pulse  
e
V
DD  
V
DD  
V
DD  
5V  
100  
40  
200  
80  
ns  
ns  
ns  
Width (t  
WH  
t )  
WL  
10V  
15V  
32  
65  
e
e
e
Minimum Set and  
V
DD  
V
DD  
V
DD  
5V  
80  
30  
25  
160  
60  
ns  
ns  
ns  
WH  
Reset Pulse Width  
10V  
15V  
50  
C
C
Average Input Capacitance  
Power Dissipation Capacity  
Any Input  
5
7.5  
pF  
pF  
IN  
Per Flip-Flop  
(Note 4)  
PD  
35  
*AC Parameters are guaranteed by DC correlated testing.  
Note 1: ‘‘Absolute Maximum Ratings’’ are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the  
devices should be operated at these limits. The table of ‘‘Recommended Operating Conditions’’ and ‘‘Electrical Characteristics’’ provides conditions for actual  
device operation.  
e
Note 2: V  
0V unless otherwise specified.  
and I are tested one output at a time.  
SS  
Note 3: I  
OH  
OL  
Note 4: C determines the no load AC power consumption of any CMOS device. For complete explanation, see 54C/74C Family Characteristics application  
PD  
note, AN-90.  
4

与4027相关器件

型号 品牌 描述 获取价格 数据表
40275 ANAREN 3Power Dividers

获取价格

40276 ANAREN Power Dividers

获取价格

4027750000 WEIDMULLER Component Carriers and Housings

获取价格

40278 ANAREN Power Dividers

获取价格

40279 ANAREN Power Dividers

获取价格

4027B ETC (285.55 k)

获取价格