5秒后页面跳转
39K165 PDF预览

39K165

更新时间: 2022-11-24 21:47:48
品牌 Logo 应用领域
赛普拉斯 - CYPRESS /
页数 文件大小 规格书
86页 1209K
描述
CPLDs at FPGA DensitiesTM

39K165 数据手册

 浏览型号39K165的Datasheet PDF文件第1页浏览型号39K165的Datasheet PDF文件第2页浏览型号39K165的Datasheet PDF文件第3页浏览型号39K165的Datasheet PDF文件第5页浏览型号39K165的Datasheet PDF文件第6页浏览型号39K165的Datasheet PDF文件第7页 
Delta39K™ ISR™  
CPLD Family  
figure the devices without having design changes cause  
pinout or timing changes in most cases. The Cypress ISR  
function is implemented through a JTAG-compliant serial  
interface. Data is shifted in and out through the TDI and TDO  
pins respectively. Superior routability, simple timing, and the  
ISR allows users to change existing logic designs while simul-  
taneously fixing pinout assignments and maintaining system  
performance.  
Global Routing Description  
The routing architecture of the Delta39K is made up of  
horizontal and vertical (H and V) routing channels. These  
routing channels allow signals from each of the Delta39K  
architectural components to communicate with one another. In  
addition to the horizontal and vertical routing channels that  
interconnect the I/O banks, channel memory blocks, and logic  
block clusters, each LBC contains a Programmable Inter-  
connect Matrix(PIM™), which is used to route signals  
among the logic blocks and the cluster memory blocks.  
The entire family features JTAG for ISR and boundary scan,  
and is compatible with the PCI Local Bus specification,  
meeting the electrical and timing requirements. The Delta39K  
family also features user programmable bus-hold and slew  
rate control capabilities on each I/O pin.  
Figure 2 is a block diagram of the routing channels that  
interface within the Delta39K architecture. The LBC is exactly  
the same for every member of the Delta39K CPLD family.  
AnyVolt Interface  
Logic Block Cluster (LBC)  
All Delta39KV devices feature an on-chip regulator, which  
accepts 3.3V or 2.5V on the VCC supply pins and steps it down  
to 1.8V internally, the voltage level at which the core operates.  
The Delta39K architecture consists of several logic block  
clusters, each of which have eight Logic Blocks (LB) and two  
cluster memory blocks connected via a Programmable Inter-  
connect Matrix (PIM) as shown in Figure 3. Each cluster  
memory block consists of 8-Kbit single-port RAM, which is  
configurable as synchronous or asynchronous. The cluster  
memory blocks can be cascaded with other cluster memory  
blocks within the same LBC as well as other LBCs to  
implement larger memory functions. If a cluster memory block  
is not specifically utilized by the designer, Cypress’s Warp  
software can automatically use it to implement large blocks of  
logic.  
With Delta39K’s AnyVolt technology, the I/O pins can be  
connected to either 1.8V, 2.5V, or 3.3V. All Delta39K devices  
are 3.3V-tolerant regardless of VCCIO or VCC settings.  
Table 1.  
Device  
VCC  
VCCIO  
39KV  
3.3V or 2.5V  
3.3V or 2.5V or 1.8V or 1.5V[5]  
All LBCs interface with each other via horizontal and vertical  
routing channels.  
I/O Block  
LB  
LB  
LB  
LB  
LB  
LB  
LB  
LB  
72  
64  
Cluster  
PIM  
Channel memory  
outputs drive  
dedicated tracks in the  
horizontal and vertical  
routing channels  
Channel  
Memory  
Block  
Cluster  
Memory  
Block  
Cluster  
Memory  
Block  
72  
64  
H-to-V  
PIM  
V-to-H  
PIM  
Pin inputs from the I/O cells  
drive dedicated tracks in the  
horizontal and vertical routing  
channels  
Figure 2. Delta39K Routing Interface  
Note:  
5. For HSTL only.  
Document #: 38-03039 Rev. *H  
Page 4 of 86  

与39K165相关器件

型号 品牌 描述 获取价格 数据表
39K1A205 CONEC Protective Cover Assembly Kit Industrial Ethernet Connector (IP67) RoHS compliant

获取价格

39K1A364 CONEC IP67 USB USB 2.0 Type A Plug Assembly Kit Solder Cup Version

获取价格

39K200 CYPRESS CPLDs at FPGA DensitiesTM

获取价格

39K30 CYPRESS CPLDs at FPGA DensitiesTM

获取价格

39K50 CYPRESS CPLDs at FPGA DensitiesTM

获取价格

39LA-1PB-103 BOURNS Potentiometer, Conductive Plastic, 0.25W, 10000ohm, 20% +/-Tol

获取价格