5秒后页面跳转
276G-XX PDF预览

276G-XX

更新时间: 2024-02-21 23:54:47
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
10页 228K
描述
Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, TSSOP-16

276G-XX 技术参数

生命周期:Obsolete零件包装代码:TSSOP
包装说明:0.173 INCH, TSSOP-16针数:16
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.73
JESD-30 代码:R-PDSO-G16JESD-609代码:e3
长度:5 mm端子数量:16
最高工作温度:70 °C最低工作温度:
最大输出时钟频率:200 MHz封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH主时钟/晶体标称频率:27 MHz
认证状态:Not Qualified座面最大高度:1.2 mm
最大供电电压:3.465 V最小供电电压:3.135 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:MATTE TIN端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
宽度:4.4 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHER
Base Number Matches:1

276G-XX 数据手册

 浏览型号276G-XX的Datasheet PDF文件第3页浏览型号276G-XX的Datasheet PDF文件第4页浏览型号276G-XX的Datasheet PDF文件第5页浏览型号276G-XX的Datasheet PDF文件第7页浏览型号276G-XX的Datasheet PDF文件第8页浏览型号276G-XX的Datasheet PDF文件第9页 
ICS276  
TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK SYNTHESIZER  
EPROM AND VCXO SYNTHESIZER  
Parameter  
Symbol  
Conditions  
Min.  
Typ.  
20  
Max. Units  
Nom. Output Impedance  
Internal pull-up resistor  
Z
O
R
S2:S0, PDTS  
190  
120  
kΩ  
kΩ  
PUS  
Internal pull-down  
resistor  
R
CLK outputs  
PD  
Input Capacitance  
C
Inputs  
4
pF  
IN  
Note 1: Example with 25 MHz crystal input, three unloaded 33.3 MHz outputs and VDD = VDDO = 3.3 V.  
AC Electrical Characteristics  
Unless stated otherwise, VDD = 3.3 V ±±%, Ambient Temperature -40 to +85° C  
Parameter  
Symbol  
Conditions  
Fundamental crystal  
VDDO=VDD  
Min. Typ. Max. Units  
Input Frequency  
F
5
27  
MHz  
MHz  
MHz  
ppm  
IN  
Output Frequency  
0.314  
0.314  
100  
200  
150  
1.8 V<VDDO<2.8  
Crystal Pullability  
VCXO Gain  
F
0V< VIN < 3.3 V, Note 1,  
Config. Dependent  
P
VIN = VDD/2 + 1 V,  
Note 1, Config.  
Dependent  
120  
ppm/V  
Output Rise/Fall Time  
Output Rise/Fall Time  
Output Rise/Fall Time  
t
t
t
80% to 20%, high drive,  
Note 2  
1.0  
2.0  
2.0  
ns  
ns  
ns  
OF  
OF  
OF  
80% to 20%, low drive,  
Note 2  
80% to 20%, high drive,  
1.8 V<VDDO<2.8  
Note 2  
Duty Cycle  
Note 3  
40  
49-51  
TBD  
4
60  
%
Output Frequency Synthesis Error  
Configuration Dependent  
ppm  
ms  
PLL lock-time from  
power-up  
10  
2
Power-up Time  
PDTS goes high until  
stable CLK output  
0.6  
ms  
One Sigma Clock Period Jitter  
Maximum Absolute Jitter  
Configuration Dependent  
50  
ps  
ps  
t
Deviation from Mean.  
+200  
ja  
Configuration Dependent  
Note 1: External crystal device must conform with Pullable Crystal Specifications listed on page 3.  
Note 2: Measured with 15 pF load.  
Note 3: Duty Cycle is configuration dependent. Most configurations are min 45% / max 55%.  
IDT™ / ICS™ TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK SYNTHESIZER 6  
ICS276  
REV D 081809  

与276G-XX相关器件

型号 品牌 描述 获取价格 数据表
276G-XXLF IDT Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, ROHS COMPLIANT, TSSOP-16

获取价格

276G-XXLFT IDT Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, ROHS COMPLIANT, TSSOP-16

获取价格

276G-XXT IDT Clock Generator, 200MHz, CMOS, PDSO16, 0.173 INCH, TSSOP-16

获取价格

276HC5550KR CDE 300 μΩ

获取价格

276KFM160MGBW ILLINOISCAPACITOR High temperature - High voltage – Long Life

获取价格

276KFM160MGBW CDE 410 mA @ 100 kHz, 105°C

获取价格