5秒后页面跳转
2096VL PDF预览

2096VL

更新时间: 2024-09-29 22:10:47
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
11页 144K
描述
2.5V In-System Programmable SuperFAST⑩ High Density PLD

2096VL 数据手册

 浏览型号2096VL的Datasheet PDF文件第2页浏览型号2096VL的Datasheet PDF文件第3页浏览型号2096VL的Datasheet PDF文件第4页浏览型号2096VL的Datasheet PDF文件第5页浏览型号2096VL的Datasheet PDF文件第6页浏览型号2096VL的Datasheet PDF文件第7页 
®
ispLSI 2096VL  
2.5V In-System Programmable  
SuperFAST™ High Density PLD  
Features  
Functional Block Diagram  
• SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC  
— 4000 PLD Gates  
— 96 I/O Pins, Six Dedicated Inputs  
— 96 Registers  
Output Routing Pool (ORP)  
Output Routing Pool (ORP)  
C3 C2 C1 C0  
C7  
C6  
C5  
C4  
A0  
A1  
A2  
A3  
B7  
B6  
B5  
B4  
— High Speed Global Interconnect  
— Wide Input Gating for Fast Counters, State  
Machines, Address Decoders, etc.  
— Small Logic Block Size for Random Logic  
— 100% Functional, JEDEC and Pinout Compatible  
with ispLSI 2096V and 2096VE Devices  
D
D
D
D
Q
Q
Q
Q
Logic  
Array  
Global Routing Pool  
(GRP)  
GLB  
• 2.5V LOW VOLTAGE 2096 ARCHITECTURE  
A4  
A5  
A6  
A7  
B0  
B1  
B2  
B3  
— Interfaces with Standard 3.3V Devices (Inputs and  
I/Os are 3.3V Tolerant)  
Output Routing Pool (ORP)  
Output Routing Pool (ORP)  
— 85 mA Typical Active Current  
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
0919/2096VL  
Description  
fmax = 165 MHz Maximum Operating Frequency  
tpd = 5.5 ns Propagation Delay  
The ispLSI 2096VL is a High Density Programmable  
Logic Device containing 96 Registers, six Dedicated  
Input pins, three Dedicated Clock Input pins, two dedi-  
cated Global OE input pins and a Global Routing Pool  
(GRP). The GRP provides complete interconnectivity  
between all of these elements. The ispLSI 2096VL fea-  
tures in-system programmability through the Boundary  
Scan Test Access Port (TAP) and is 100% IEEE 1149.1  
Boundary Scan Testable. The ispLSI 2096VL offers non-  
volatile reprogrammability of the logic, as well as the  
interconnect to provide truly reconfigurable systems.  
— Electrically Erasable and Reprogrammable  
— Non-Volatile  
— 100% Tested at Time of Manufacture  
— Unused Product Term Shutdown Saves Power  
• IN-SYSTEM PROGRAMMABLE  
— 2.5V In-System Programmability (ISP™) Using  
Boundary Scan Test Access Port (TAP)  
— Open-Drain Output Option for Flexible Bus Interface  
Capability, Allowing Easy Implementation of  
Wired-OR or Bus Arbitration Logic  
— Increased Manufacturing Yields, Reduced Time-to-  
Market and Improved Product Quality  
— Reprogram Soldered Devices for Faster Prototyping  
The basic unit of logic on the ispLSI 2096VL device is the  
Generic Logic Block (GLB). The GLBs are labeled A0, A1  
.. C7 (see Figure 1). There are a total of 24 GLBs in the  
ispLSI 2096VL device. Each GLB is made up of four  
macrocells. Each GLB has 18 inputs, a programmable  
AND/OR/ExclusiveORarray, andfouroutputswhichcan  
be configured to be either combinatorial or registered.  
Inputs to the GLB come from the GRP and dedicated  
inputs. All of the GLB outputs are brought back into the  
GRP so that they can be connected to the inputs of any  
GLB on the device.  
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE  
• THE EASE OF USE AND FAST SYSTEM SPEED OF  
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS  
— Enhanced Pin Locking Capability  
— Three Dedicated Clock Input Pins  
— Synchronous and Asynchronous Clocks  
— Programmable Output Slew Rate Control  
— Flexible Pin Placement  
— Optimized Global Routing Pool Provides Global  
Interconnectivity  
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-  
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL  
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING  
The devices also have 96 I/O cells, each of which is  
directly connected to an I/O pin. Each I/O cell can be  
individually programmed to be a combinatorial input,  
output or bi-directional I/O pin with 3-state control, and  
the output drivers can source 4 mA or sink 8 mA. Each  
output can be programmed independently for fast or slow  
output slew rate to minimize overall output switching  
— Superior Quality of Results  
— Tightly Integrated with Leading CAE Vendor Tools  
— Productivity Enhancing Timing Analyzer, Explore  
Tools, Timing Simulator and ispANALYZER™  
— PC and UNIX Platforms  
Copyright©1999LatticeSemiconductorCorp.Allbrandorproductnamesaretrademarksorregisteredtrademarksoftheirrespectiveholders. Thespecificationsandinformationhereinaresubject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
September 2000  
2096vl_02  
1

与2096VL相关器件

型号 品牌 获取价格 描述 数据表
2097-100 BOURNS

获取价格

High-Voltage 2-Electrode Gas Discharge Tube
2097-100-DLF BOURNS

获取价格

High-Voltage 2-Electrode Gas Discharge Tube
2097-120-DLF BOURNS

获取价格

Surge Protection Circuit, ROHS COMPLIANT, PACKAGE-2
2097-140-DLF BOURNS

获取价格

Surge Protection Circuit, ROHS COMPLIANT, PACKAGE-2
2097152 TI

获取价格

32-BIT DYNAMIC RAM MODULE
2097-160-DLF BOURNS

获取价格

Surge Protection Circuit, ROHS COMPLIANT, PACKAGE-2
2097-200-DLF BOURNS

获取价格

Surge Protection Circuit, ROHS COMPLIANT, PACKAGE-2
2097-220-DLF BOURNS

获取价格

High-Voltage 2-Electrode Gas Discharge Tube
2097305 SICK

获取价格

Plug connector cable
2097306 SICK

获取价格

Plug connector cable