5秒后页面跳转
1893B PDF预览

1893B

更新时间: 2023-12-20 18:44:16
品牌 Logo 应用领域
瑞萨 - RENESAS /
页数 文件大小 规格书
133页 1433K
描述
3.3-V 10Base-T/100Base-TX Integrated PHYceiver?

1893B 数据手册

 浏览型号1893B的Datasheet PDF文件第1页浏览型号1893B的Datasheet PDF文件第2页浏览型号1893B的Datasheet PDF文件第3页浏览型号1893B的Datasheet PDF文件第5页浏览型号1893B的Datasheet PDF文件第6页浏览型号1893B的Datasheet PDF文件第7页 
ICS1893BF Data Sheet - Release  
Table of Contents  
Table of Contents  
Section  
Title  
Page  
Chapter 7  
7.1  
Management Register Set ...............................................................................................49  
Introduction to Management Register Set .............................................................50  
7.1.1  
7.1.2  
7.1.3  
7.1.4  
Management Register Set Outline .........................................................................50  
Management Register Bit Access ..........................................................................51  
Management Register Bit Default Values ..............................................................51  
Management Register Bit Special Functions .........................................................52  
7.2  
Register 0: Control Register ...................................................................................53  
Reset (bit 0.15) ......................................................................................................53  
Loopback Enable (bit 0.14) ....................................................................................54  
Data Rate Select (bit 0.13) .....................................................................................54  
Auto-Negotiation Enable (bit 0.12) .........................................................................54  
Low Power Mode (bit 0.11) ....................................................................................55  
Isolate (bit 0.10) .....................................................................................................55  
Restart Auto-Negotiation (bit 0.9) ..........................................................................55  
Duplex Mode (bit 0.8) .............................................................................................56  
Collision Test (bit 0.7) ............................................................................................56  
IEEE Reserved Bits (bits 0.6:0) .............................................................................56  
7.2.1  
7.2.2  
7.2.3  
7.2.4  
7.2.5  
7.2.6  
7.2.7  
7.2.8  
7.2.9  
7.2.10  
7.3  
Register 1: Status Register ....................................................................................57  
100Base-T4 (bit 1.15) ............................................................................................57  
100Base-TX Full Duplex (bit 1.14) .........................................................................58  
100Base-TX Half Duplex (bit 1.13) ........................................................................58  
10Base-T Full Duplex (bit 1.12) .............................................................................58  
10Base-T Half Duplex (bit 1.11) ............................................................................ 58  
IEEE Reserved Bits (bits 1.10:7) ...........................................................................59  
MF Preamble Suppression (bit 1.6) .......................................................................59  
Auto-Negotiation Complete (bit 1.5) .......................................................................59  
Remote Fault (bit 1.4) ............................................................................................60  
Auto-Negotiation Ability (bit 1.3) ............................................................................60  
Link Status (bit 1.2) ................................................................................................60  
Jabber Detect (bit 1.1) ...........................................................................................61  
Extended Capability (bit 1.0) ..................................................................................61  
7.3.1  
7.3.2  
7.3.3  
7.3.4  
7.3.5  
7.3.6  
7.3.7  
7.3.8  
7.3.9  
7.3.10  
7.3.11  
7.3.12  
7.3.13  
7.4  
Register 2: PHY Identifier Register ........................................................................62  
ICS1893BF, Rev. F, 5/13/10  
May, 2010  
Copyright © 2009, IDT, Inc.  
All rights reserved.  
4

与1893B相关器件

型号 品牌 描述 获取价格 数据表
1893BF IDT Interface Circuit, 1-Trnsvr, CMOS, PDSO48, 0.300 INCH, SSOP-48

获取价格

1893BFIT IDT Interface Circuit, 1-Trnsvr, CMOS, PDSO48, 0.300 INCH, SSOP-48

获取价格

1893BFLF IDT 3.3-V 10Base-T/100Base-TX Integrated PHYceive

获取价格

1893BFT IDT Interface Circuit, 1-Trnsvr, CMOS, PDSO48, 0.300 INCH, SSOP-48

获取价格

1893BK IDT Interface Circuit, 1-Trnsvr, CMOS, PQCC56, 8 X 8 MM, PLASTIC, M0-220VLLD-5, MLF2-56

获取价格

1893BKIT IDT Interface Circuit, 1-Trnsvr, CMOS, PQCC56, 8 X 8 MM, PLASTIC, M0-220VLLD-5, MLF2-56

获取价格