VITESSE
SEMICONDUCTOR CORPORATION
Product Brief
9.953 Gbit/sec SONET/SDH
1:16 Demultiplexer withh Clock Generator
VSC8174
Features
• Data Polarity Invert
• 10 Gbit/sec SONET/SDH 1:16 Demux
• Bit Order Swap
• Integrated Clock and Data Recovery
• Input Data Sensitivity of 50mV
• Input Threshold Voltage Adjustment
• Operation at 9.953 to 10.66 Gb/s rates
• Low Speed LVDS Outputs
• High Speed 9.9 to 10.7 Ghz Clock Output
• Parity Bit Calculation
• Low Power Dissipation
• Single +3.3V Supply
• Meets SONET OC-192 and SDH STM-64 Jitter
Tolerance Requirements
• 19.44/20.83 Ref Clock Input
• Lock Error Detect, Lock to REFCLK
General Description
The VSC8174 combines a clock recovery unit and data retiming with a 1:16 demultiplexer on a single chip
to directly generate 16-bit wide data from an incoming 9.953/10.66 Gb/s data stream. An on-chip Phase Locked
Loop (PLL) with voltage controlled oscillator generates a 9.953/10.66 GHz clock, which remains phase locked
to the incoming data. The clock generator requires a 19.44/20.83 MHz PECL reference clock input (REFCK+).
The incoming data is retimed and demultiplexed into 16 parallel outputs. In addition, the input sampling point
can be adjusted in voltage for optimal data recovery. The device has two output alarm conditions: Loss of Lock
(LOL) reflects the lock condition of the PLL, no reference (NOREF) indicates the loss of reference clock input.
A parity bit is clocked out with the 16 parallel data. The device is packaged in a 100 pin thermally enhanced
Quad Flat Pack (QFP) and a 96 ball, Ball Grid Array (BGA).
VSC8174 Block Diagram
9.953
to
10.7 Gb/s
Data
Data
and
Parity
Clock
Recovery
Data Re-timing
Data Stream
Processing
Optical
Electronics
Demux
Data Clock
622/666 MHz
Timing
Generation
G52315-0, Rev. 1.0
5/11/00
VITESSE SEMICONDUCTOR CORPORATION
741 Calle Plano, Camarillo, CA 93012 • 805/388-3700 • FAX: 805/987-5896
Page 1