TC74AC139P/F/FN/FT
TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic
TC74AC139P,TC74AC139F,TC74AC139FN,TC74AC139FT
Dual 2-to-4 Line Decoder
Note: xxxFN (JEDEC SOP) is not available in
The TC74AC139 is an advanced high speed CMOS 2-to-4 LINE
DECODER fabricated with silicon gate and double-layer metal
wiring C2MOS technology.
Japan.
TC74AC139P
It achieves the high speed operation similar to equivalent
Bipolar Schottky TTL while maintaining the CMOS low power
dissipation.
The active low enable input can be used for gating or it can be
used as a data input for demultiplexing applications.
When the enable input is held “H”, all four outputs are fixed at
a high logic level independent of the other inputs.
All inputs are equipped with protection circuits against static
discharge or transient excess voltage.
TC74AC139F
Features
•
•
•
•
High speed: t = 5.9 ns (typ.) at V
= 5 V
pd
CC
Low power dissipation: I
= 8 μA (max) at Ta = 25°C
CC
High noise immunity: V
= V
= 28% V
(min)
NIH
NIL
CC
Symmetrical output impedance:
|I | = I = 24 mA (min) Capability of driving 50 Ω
OH
OL
transmission lines.
TC74AC139FN
∼
t
−
pHL
•
•
•
Balanced propagation delays: t
pLH
Wide operating voltage range: V
(opr) = 2 V to 5.5 V
CC
Pin and function compatible with 74F139
Pin Assignment
1G
1A
1
2
3
4
5
6
7
8
16
V
CC
TC74AC139FT
15 2G
14 2A
1B
1Y0
13 2B
1Y1
1Y2
12 2Y0
11 2Y1
10 2Y2
1Y3
Weight
DIP16-P-300-2.54A
SOP16-P-300-1.27A
SOL16-P-150-1.27
TSSOP16-P-0044-0.65A
: 1.00 g (typ.)
: 0.18 g (typ.)
: 0.13 g (typ.)
: 0.06 g (typ.)
GND
9
2Y3
(top view)
1
2007-10-01