5秒后页面跳转
HMU65797K-5:D PDF预览

HMU65797K-5:D

更新时间: 2024-02-24 17:34:05
品牌 Logo 应用领域
TEMIC 静态存储器光电二极管内存集成电路
页数 文件大小 规格书
7页 102K
描述
Standard SRAM, 256KX1, 35ns, CMOS, PDSO24,

HMU65797K-5:D 技术参数

生命周期:Obsolete包装说明:0.300 INCH, SOJ-24
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.32.00.41风险等级:5.71
最长访问时间:35 nsJESD-30 代码:R-PDSO-J24
内存密度:262144 bit内存集成电路类型:STANDARD SRAM
内存宽度:1功能数量:1
端子数量:24字数:262144 words
字数代码:256000工作模式:ASYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:256KX1封装主体材料:PLASTIC/EPOXY
封装代码:SOJ封装形状:RECTANGULAR
封装形式:SMALL OUTLINE并行/串行:PARALLEL
认证状态:Not Qualified标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子形式:J BEND
端子位置:DUALBase Number Matches:1

HMU65797K-5:D 数据手册

 浏览型号HMU65797K-5:D的Datasheet PDF文件第2页浏览型号HMU65797K-5:D的Datasheet PDF文件第3页浏览型号HMU65797K-5:D的Datasheet PDF文件第4页浏览型号HMU65797K-5:D的Datasheet PDF文件第5页浏览型号HMU65797K-5:D的Datasheet PDF文件第6页浏览型号HMU65797K-5:D的Datasheet PDF文件第7页 
HM 65797  
256 K x 1 High Speed CMOS SRAM  
Introduction  
The HM 65797 is a high speed CMOS static RAM Easy memory expansion is provided by an active low chip  
organized as 262, 144 × 1 bit. It is manufactured using select (CS) and three state drivers.  
MHS high performance CMOS technology.  
All inputs and outputs of the HM 65797 are TTL  
Access times as fast 20ns are available with maximum compatible and operate from single 5 V supply thus  
power consumption of only 770 mW.  
simplifying system design.  
The HM 65797 features fully static operation requiring no The HM 65797 is 100 % processed following the test  
external clocks or timing strobes. The automatic methods of MIL STD 883 and/or ESA/SCC 9000 making  
power-down feature reduces the power consumption by it ideally suitable for military/space applications that  
67 % when the circuit is deselected.  
demand superior levels of performance and reliability.  
Features  
D Fast access time  
D Wide temperature range :  
Commercial/industrial : 20/25/35/45/55 ns (max)  
Military : 25/35/45/55 ns (max)  
D Low power consumption  
Active : 770 mW  
–55°C to + 125°C  
D 300 mils width package  
D TTL compatible inputs and outputs asynchronous  
D Capable of withstanding greater than 2000V electrostatic  
discharge single 5 volt supply  
Standby : 220 mW  
Interface  
Block Diagram  
MATRA MHS  
1
Rev. D (16 April.97)  
Preliminary Information  

与HMU65797K-5:D相关器件

型号 品牌 获取价格 描述 数据表
HMU65797K-5:R TEMIC

获取价格

Standard SRAM, 256KX1, 35ns, CMOS, PDSO24,
HMU65797K-5:RD TEMIC

获取价格

Standard SRAM, 256KX1, 35ns, CMOS, PDSO24,
HMU-65797K-5+ ETC

获取价格

x1 SRAM
HMU65797K-6:D TEMIC

获取价格

SRAM,
HMU65797K-6:R TEMIC

获取价格

SRAM,
HMU65797K-9 ATMEL

获取价格

Standard SRAM, 256KX1, 35ns, CMOS, PDSO24, 0.300 INCH, SOJ-24
HMU65797K-9:D TEMIC

获取价格

Standard SRAM, 256KX1, 35ns, CMOS, PDSO24,
HMU65797K-9:D ATMEL

获取价格

Standard SRAM, 256KX1, 35ns, CMOS, PDSO24, 0.300 INCH, SOJ-24
HMU65797K-9:R TEMIC

获取价格

Standard SRAM, 256KX1, 35ns, CMOS, PDSO24,
HMU65797K-9:RD TEMIC

获取价格

Standard SRAM, 256KX1, 35ns, CMOS, PDSO24,