5秒后页面跳转
EPS10B1508I6ES PDF预览

EPS10B1508I6ES

更新时间: 2022-05-07 08:22:34
品牌 Logo 应用领域
阿尔特拉 - ALTERA /
页数 文件大小 规格书
864页 10092K
描述
Stratix Device Handbook, Volume 1

EPS10B1508I6ES 数据手册

 浏览型号EPS10B1508I6ES的Datasheet PDF文件第1页浏览型号EPS10B1508I6ES的Datasheet PDF文件第2页浏览型号EPS10B1508I6ES的Datasheet PDF文件第3页浏览型号EPS10B1508I6ES的Datasheet PDF文件第5页浏览型号EPS10B1508I6ES的Datasheet PDF文件第6页浏览型号EPS10B1508I6ES的Datasheet PDF文件第7页 
Contents  
Stratix Device Handbook, Volume 1  
DSP Block Interface ........................................................................................................................ 2–70  
PLLs & Clock Networks ..................................................................................................................... 2–73  
Global & Hierarchical Clocking ................................................................................................... 2–73  
Enhanced & Fast PLLs ................................................................................................................... 2–81  
Enhanced PLLs ............................................................................................................................... 2–87  
Fast PLLs ........................................................................................................................................ 2–100  
I/O Structure ...................................................................................................................................... 2–104  
Double-Data Rate I/O Pins ......................................................................................................... 2–111  
External RAM Interfacing ........................................................................................................... 2–115  
Programmable Drive Strength ................................................................................................... 2–119  
Open-Drain Output ...................................................................................................................... 2–120  
Slew-Rate Control ........................................................................................................................ 2–120  
Bus Hold ........................................................................................................................................ 2–121  
Programmable Pull-Up Resistor ................................................................................................ 2–122  
Advanced I/O Standard Support .............................................................................................. 2–122  
Differential On-Chip Termination ............................................................................................. 2–127  
MultiVolt I/O Interface ............................................................................................................... 2–129  
High-Speed Differential I/O Support ............................................................................................ 2–130  
Dedicated Circuitry ...................................................................................................................... 2–137  
Byte Alignment ............................................................................................................................. 2–140  
Power Sequencing & Hot Socketing ............................................................................................... 2–140  
Chapter 3. Configuration & Testing  
IEEE Std. 1149.1 (JTAG) Boundary-Scan Support ............................................................................ 3–1  
SignalTap II Embedded Logic Analyzer ............................................................................................ 3–5  
Configuration ......................................................................................................................................... 3–5  
Operating Modes .............................................................................................................................. 3–5  
Configuring Stratix FPGAs with JRunner .................................................................................... 3–7  
Configuration Schemes ................................................................................................................... 3–7  
Partial Reconfiguration .................................................................................................................... 3–7  
Remote Update Configuration Modes .......................................................................................... 3–8  
Stratix Automated Single Event Upset (SEU) Detection ................................................................ 3–12  
Custom-Built Circuitry .................................................................................................................. 3–13  
Software Interface ........................................................................................................................... 3–13  
Temperature Sensing Diode ............................................................................................................... 3–13  
Chapter 4. DC & Switching Characteristics  
Operating Conditions ........................................................................................................................... 4–1  
Power Consumption ........................................................................................................................... 4–17  
Timing Model ....................................................................................................................................... 4–19  
Preliminary & Final Timing .......................................................................................................... 4–19  
Performance .................................................................................................................................... 4–20  
Internal Timing Parameters .......................................................................................................... 4–22  
External Timing Parameters ......................................................................................................... 4–33  
Stratix External I/O Timing .......................................................................................................... 4–36  
I/O Timing Measurement Methodology .................................................................................... 4–60  
External I/O Delay Parameters .................................................................................................... 4–66  
iv  
Altera Corporation  

与EPS10B1508I6ES相关器件

型号 品牌 描述 获取价格 数据表
EPS10B1508I7ES ALTERA Stratix Device Handbook, Volume 1

获取价格

EPS10EXP SYSTEMSENSOR Explosion Proof Alarm Pressure Switch

获取价格

EPS10F1508C5ES ALTERA Stratix Device Handbook, Volume 1

获取价格

EPS10F1508C6ES ALTERA Stratix Device Handbook, Volume 1

获取价格

EPS10F1508C7ES ALTERA Stratix Device Handbook, Volume 1

获取价格

EPS10F1508I5ES ALTERA Stratix Device Handbook, Volume 1

获取价格