5秒后页面跳转
ATF1508ASV PDF预览

ATF1508ASV

更新时间: 2022-12-13 16:03:17
品牌 Logo 应用领域
爱特美尔 - ATMEL /
页数 文件大小 规格书
22页 500K
描述
Highperformance EE PLD

ATF1508ASV 数据手册

 浏览型号ATF1508ASV的Datasheet PDF文件第3页浏览型号ATF1508ASV的Datasheet PDF文件第4页浏览型号ATF1508ASV的Datasheet PDF文件第5页浏览型号ATF1508ASV的Datasheet PDF文件第7页浏览型号ATF1508ASV的Datasheet PDF文件第8页浏览型号ATF1508ASV的Datasheet PDF文件第9页 
Programmable Pin-keeper Option for  
Inputs and I/Os  
I/O Diagram  
The ATF1508ASV(L) offers the option of programming all  
input and I/O pins so that pin-keepercircuits can be uti-  
lized. When any pin is driven high or low and then subse-  
quently left floating, it will stay at that previous high- or low-  
level. This circuitry prevents unused input and I/O lines  
from floating to intermediate voltage levels, which causes  
unnecessary power consumption and system noise. The  
keeper circuits eliminate the need for external pull-up resis-  
tors and eliminate their DC power consumption.  
Input Diagram  
All ATF1508 also have an optional power-down mode. In  
this mode, current drops to below 10 mA. When the power-  
down option is selected, either PD1 or PD2 pins (or both)  
can be used to power down the part. The power-down  
option is selected in the design source file. When enabled,  
the device goes into power-down when either PD1 or PD2  
is high. In the power-down mode, all internal logic signals  
are latched and held, as are any enabled outputs.  
All pin transitions are ignored until the PD pin is brought  
low. When the power-down feature is enabled, the PD1 or  
PD2 pin cannot be used as a logic input or output. How-  
ever, the pins macrocell may still be used to generate bur-  
ied foldback and cascade logic signals.  
Speed/Power Management  
The ATF1508ASV(L) has several built-in speed and power  
management features. The ATF1508ASV(L) contains cir-  
cuitry that automatically puts the device into a low-power  
standby mode when no logic transitions are occurring. This  
not only reduces power consumption during inactive peri-  
ods, but also provides proportional power-savings for most  
applications running at system speeds below 5 MHz.  
All power-down AC characteristic parameters are com-  
puted from external input or I/O pins, with reduced-power  
bit turned on. For macrocells in reduced-power mode  
(reduced-power bit turned on), the reduced-power adder,  
tRPA, must be added to the AC parameters, which include  
the data paths tLAD, tLAC, tIC, tACL, tACH and tSEXP  
.
To further reduce power, each ATF1508ASV(L) macrocell  
has a reduced-power bit feature. This feature allows indi-  
vidual macrocells to be configured for maximum power-  
savings. This feature may be selected as a design option.  
Each output also has individual slew rate control. This may  
be used to reduce system noise by slowing down outputs  
that do not need to operate at maximum speed. Outputs  
default to slow switching, and may be specified as fast  
switching in the design file.  
ATF1508ASV(L)  
6

与ATF1508ASV相关器件

型号 品牌 描述 获取价格 数据表
ATF1508ASV(L) ATMEL ATF1508ASV(L) [Updated 9/02. 23 Pages] 128 Macrcells with ISP. 3-volt and low power

获取价格

ATF1508ASV_05 ATMEL Highperformance EE PLD

获取价格

ATF1508ASV_14 ATMEL High-density, High-performance, Electrically-erasable

获取价格

ATF1508ASV-15AC100 ATMEL Highperformance EE PLD

获取价格

ATF1508ASV-15AI100 ATMEL Highperformance EE PLD

获取价格

ATF1508ASV-15AJ100 ATMEL EE PLD, 15ns, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, PLASTIC, MS-026AED, TQFP-10

获取价格