5秒后页面跳转
AK8113L PDF预览

AK8113L

更新时间: 2024-02-23 09:49:29
品牌 Logo 应用领域
AKM 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
6页 252K
描述
PLL Based Clock Driver, 8110 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO6, 2.60 X 1.60 MM, ROHS COMPLIANT, SON-6

AK8113L 技术参数

生命周期:End Of Life零件包装代码:SON
包装说明:VSOF,针数:6
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.8系列:8110
输入调节:STANDARDJESD-30 代码:R-PDSO-F6
长度:2.6 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
功能数量:1反相输出次数:
端子数量:6实输出次数:1
最高工作温度:80 °C最低工作温度:-10 °C
封装主体材料:PLASTIC/EPOXY封装代码:VSOF
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
认证状态:Not Qualified座面最大高度:0.8 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):2.7 V
标称供电电压 (Vsup):3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL EXTENDED
端子形式:FLAT端子节距:0.5 mm
端子位置:DUALBase Number Matches:1

AK8113L 数据手册

 浏览型号AK8113L的Datasheet PDF文件第1页浏览型号AK8113L的Datasheet PDF文件第2页浏览型号AK8113L的Datasheet PDF文件第3页浏览型号AK8113L的Datasheet PDF文件第5页浏览型号AK8113L的Datasheet PDF文件第6页 
The brand name  
of AKEMD’s IC’s  
AK8113  
DC Characteristics  
All specifications at VDD: over 2.7 to 3.6V, Ta: -20 to +85, Input Frequency: 27MHz,  
unless otherwise noted  
Parameter  
Symbol  
Conditions  
MIN  
TYP  
MAX  
Unit  
Pin: CLKIN, FSEL, OE  
High Level Input Voltage  
Low Level Input Voltage  
Input Current 1  
VIH  
VIL  
0.8VDD  
V
Pin: CLKIN, FSEL, OE  
Pin: CLKIN  
0.2VDD  
+10  
V
IL 1  
IL 2  
-10  
-10  
μA  
μA  
Pin: OE, FSEL  
Pin: CLKOUT  
IOH=-4mA  
Input Current 2  
+75  
High Level Output  
Voltage  
VOH  
0.8VDD  
V
V
(VDD=3.0V, Ta=25)  
Pin: CLKOUT  
IOL=+4mA  
Low Level Output  
Voltage  
VOL  
0.2VDD  
(VDD=3.0V, Ta=25)  
No load  
Current Consumption  
Power down current  
IDD  
3.8  
0
mA  
(VDD=3.0V, Ta=25)  
OE=”L”  
Ipd  
10  
μA  
FSEL=”L” or open  
AC Characteristics  
All specifications at VDD: over 2.7 to 3.6V, Ta: -20 to +85, Input Frequency: 27MHz,  
unless otherwise noted  
Parameter  
Symbol  
Conditions  
MIN  
TYP  
MAX  
Unit  
Output Clock Duty Cycle(2) (3)  
Output Clock Rise Time(2) (3)  
Output Clock Fall Time(2) (3)  
Output Clock Jitter (2) (3)  
Output Lock Time(1)  
45  
50  
1.8  
1.8  
15  
1
55  
%
ns  
ns  
ps  
ms  
trise  
tfall  
Jit  
0.2VDD to 0.8VDD  
0.2VDD to 0.8VDD  
Period, 1s  
tlock  
Power-up  
(1) The time that output reaches the target frequency within accuracy of ±0.1% from the point that the  
power supply reaches VDD  
(2) With the load capacitance specified by the recommended operation conditions  
(3) Design value  
Aug-08  
MS0517-E-05  
- 4 -  

与AK8113L相关器件

型号 品牌 描述 获取价格 数据表
AK8114 AKM Single Clock Generator

获取价格

AK8114L AKM Clock Driver, 8114 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO6, 2.60 X 1.6

获取价格

AK8115 AKM Single Clock Generator

获取价格

AK8115L AKM PLL Based Clock Driver, 8115 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO6,

获取价格

AK8116 AKM Single Clock Generator

获取价格

AK8116L AKM PLL Based Clock Driver, 8116 Series, 1 True Output(s), 0 Inverted Output(s), CMOS, PDSO6,

获取价格