5秒后页面跳转
AD9760AR50 PDF预览

AD9760AR50

更新时间: 2024-02-09 21:38:24
品牌 Logo 应用领域
亚德诺 - ADI 转换器
页数 文件大小 规格书
23页 412K
描述
10-Bit, 125 MSPS TxDAC D/A Converter

AD9760AR50 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:SOIC包装说明:SOP, SOP28,.4
针数:28Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.24最大模拟输出电压:1.25 V
最小模拟输出电压:-1 V转换器类型:D/A CONVERTER
输入位码:BINARY输入格式:PARALLEL, WORD
JESD-30 代码:R-PDSO-G28JESD-609代码:e0
长度:17.9 mm最大线性误差 (EL):0.0977%
湿度敏感等级:1位数:10
功能数量:1端子数量:28
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP28,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):240
电源:3/5 V认证状态:Not Qualified
座面最大高度:2.65 mm标称安定时间 (tstl):0.035 µs
子类别:Other Converters标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn85Pb15)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7.5 mm

AD9760AR50 数据手册

 浏览型号AD9760AR50的Datasheet PDF文件第2页浏览型号AD9760AR50的Datasheet PDF文件第3页浏览型号AD9760AR50的Datasheet PDF文件第4页浏览型号AD9760AR50的Datasheet PDF文件第6页浏览型号AD9760AR50的Datasheet PDF文件第7页浏览型号AD9760AR50的Datasheet PDF文件第8页 
AD9760  
PIN CONFIGURATION  
1
2
(MSB) DB9  
DB8  
28 CLOCK  
27 DVDD  
DB7  
3
26  
25  
DCOM  
NC  
4
DB6  
5
DB5  
24 AVDD  
AD9760  
DB4  
6
23  
22  
21  
20  
19  
18  
17  
16  
15  
COMP2  
TOP VIEW  
(Not to Scale)  
7
DB3  
I
OUTA  
8
DB2  
I
OUTB  
9
DB1  
ACOM  
COMP1  
FS ADJ  
REFIO  
10  
DB0  
NC 11  
12  
13  
14  
NC  
NC  
NC  
REFLO  
SLEEP  
NC = NO CONNECT  
PIN FUNCTION DESCRIPTIONS  
Pin No.  
Name  
Description  
Most Significant Data Bit (MSB).  
1
DB9  
2–9  
10  
DB8–DB1 Data Bits 1–8.  
DB0 Least Significant Data Bit (LSB).  
No Internal Connection.  
11–14, 25 NC  
15  
SLEEP  
Power-Down Control Input. Active High. Contains active pull-down circuit, thus may be left unterminated if  
not used.  
16  
17  
REFLO  
REFIO  
Reference Ground when Internal 1.2 V Reference Used. Connect to AVDD to disable internal reference.  
Reference Input/Output. Serves as reference input when internal reference disabled (i.e., Tie REFLO to  
AVDD). Serves as 1.2 V reference output when internal reference activated (i.e., Tie REFLO to ACOM).  
Requires 0.1 µF capacitor to ACOM when internal reference activated.  
Full-Scale Current Output Adjust.  
Bandwidth/Noise Reduction Node. Add 0.1 µF to AVDD for optimum performance.  
Analog Common.  
Complementary DAC Current Output. Full-scale current when all data bits are 0s.  
DAC Current Output. Full-scale current when all data bits are 1s.  
Internal Bias Node for Switch Driver Circuitry. Decouple to ACOM with 0.1 µF capacitor.  
Analog Supply Voltage (+2.7 V to +5.5 V).  
18  
19  
20  
21  
22  
23  
24  
26  
27  
28  
FS ADJ  
COMP1  
ACOM  
IOUTB  
IOUTA  
COMP2  
AVDD  
DCOM  
DVDD  
CLOCK  
Digital Common.  
Digital Supply Voltage (+2.7 V to +5.5 V).  
Clock Input. Data latched on positive edge of clock.  
REV. B  
5–  

与AD9760AR50相关器件

型号 品牌 描述 获取价格 数据表
AD9760AR50RL ROCHESTER PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28, 0.300 INCH, SOIC

获取价格

AD9760ARRL ADI 10-Bit, 125 MSPS TxDAC® D/A Converter

获取价格

AD9760ARRL ROCHESTER PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28, 0.300 INCH, SOIC

获取价格

AD9760ARU ADI 10-Bit, 125 MSPS TxDAC D/A Converter

获取价格

AD9760ARU50 ADI 10-Bit, 125 MSPS TxDAC D/A Converter

获取价格

AD9760ARU50 ROCHESTER PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28, 0.170 INCH, TSSO

获取价格