5秒后页面跳转
AD1819BJST-REEL PDF预览

AD1819BJST-REEL

更新时间: 2024-02-04 15:11:56
品牌 Logo 应用领域
亚德诺 - ADI 商用集成电路
页数 文件大小 规格书
28页 245K
描述
IC SPECIALTY CONSUMER CIRCUIT, PQFP48, LQFP-48, Consumer IC:Other

AD1819BJST-REEL 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:LQFP-48
针数:48Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.88商用集成电路类型:CONSUMER CIRCUIT
JESD-30 代码:S-PQFP-G48JESD-609代码:e0
长度:7 mm湿度敏感等级:3
功能数量:1端子数量:48
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:LFQFP
封装等效代码:QFP48,.35SQ,20封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH峰值回流温度(摄氏度):240
电源:5 V认证状态:Not Qualified
座面最大高度:1.6 mm子类别:Other Consumer ICs
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
表面贴装:YES温度等级:INDUSTRIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:7 mm
Base Number Matches:1

AD1819BJST-REEL 数据手册

 浏览型号AD1819BJST-REEL的Datasheet PDF文件第3页浏览型号AD1819BJST-REEL的Datasheet PDF文件第4页浏览型号AD1819BJST-REEL的Datasheet PDF文件第5页浏览型号AD1819BJST-REEL的Datasheet PDF文件第7页浏览型号AD1819BJST-REEL的Datasheet PDF文件第8页浏览型号AD1819BJST-REEL的Datasheet PDF文件第9页 
AD1819B  
TIMING PARAMETERS (GUARANTEED OVER OPERATING TEMPERATURE RANGE)  
Parameter  
Symbol  
Min  
Typ  
Max  
Units  
RESET Active Low Pulsewidth  
RESET Inactive to BIT_CLK Start-Up Delay  
SYNC Active High Pulsewidth  
SYNC Low Pulsewidth  
SYNC Inactive to BIT_CLK Start-Up Delay  
BIT_CLK Frequency  
BIT_CLK Period  
BIT_CLK Output Jitter*  
BIT_CLK High Pulsewidth  
BIT_CLK Low Pulsewidth  
SYNC Frequency  
tRST_LOW  
tRST2CLK  
tSYNC_HIGH  
tSYNC_LOW  
tSYNC2CLK  
1.0  
162.8  
0.0814  
µs  
ns  
µs  
1.3  
19.5  
µs  
162.8  
ns  
MHz  
ns  
ps  
ns  
ns  
kHz  
µs  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
µs  
12.288  
81.4  
tCLK_PERIOD  
750  
48.84  
48.84  
tCLK_HIGH  
tCLK_LOW  
32.56  
32.56  
40.7  
40.7  
48.0  
20.8  
SYNC Period  
tSYNC_PERIOD  
tSETUP  
tHOLD  
Setup to Falling Edge of BIT_CLK  
Hold from Falling Edge of BIT_CLK  
BIT_CLK Rise Time  
BIT_CLK Fall Time  
SYNC Rise Time  
SYNC Fall Time  
SDATA_IN Rise Time  
SDATA_IN Fall Time  
SDATA_OUT Rise Time  
SDATA_OUT Fall Time  
15.0  
15.0  
tRISE CLK  
tFALL CLK  
tRISE SYNC  
tFALL SYNC  
tRISE DIN  
tFALL DIN  
tRISE DOUT  
tFALL DOUT  
tS2_PDOWN  
4
4
4
4
4
4
4
4
End of Slot 2 to BIT_CLK, SDATA_IN Low  
Setup to Trailing Edge of RESET (Applies to  
SYNC, SDATA_OUT)  
1.0  
25  
tSETUP2RST  
tOFF  
15  
ns  
ns  
Rising Edge of RESET to HI-Z Delay  
*Output Jitter is directly dependent on crystal input jitter.  
tRST_LOW  
tRST2CLK  
RESET  
BIT_CLK  
Figure 1. Cold Reset  
tRST2CLK  
tSYNC_HIGH  
SYNC  
BIT_CLK  
Figure 2. Warm Reset  
tCLK_LOW  
BIT_CLK  
tCLK_HIGH  
tCLK_PERIOD  
tSYNC_LOW  
SYNC  
tSYNC_HIGH  
tSYNC_PERIOD  
Figure 3. Clock Timing  
REV. 0  
–6–  

与AD1819BJST-REEL相关器件

型号 品牌 描述 获取价格 数据表
AD1819BJSTZ ADI IC SPECIALTY CONSUMER CIRCUIT, PQFP48, LQFP-48, Consumer IC:Other

获取价格

AD1819BJSTZ-REEL ADI IC SPECIALTY CONSUMER CIRCUIT, PQFP48, LQFP-48, Consumer IC:Other

获取价格

AD1819JST ETC Soundcard Circuits

获取价格

AD1821JS ETC Soundcard Circuits

获取价格

AD1821JS-M ETC Soundcard Circuits

获取价格

AD1833 ADI Multichannel 24-Bit, 192 kHz, DAC

获取价格