CY7C372i
UltraLogic™ 64-Macrocell Flash CPLD
Features
Functional Description
• 64 macrocells in four logic blocks
• 32 I/O pins
The CY7C372i is an In-System Reprogrammable Complex
Programmable Logic Device (CPLD) and is part of the
FLASH370i™ family of high-density, high-speed CPLDs. Like
all members of the FLASH370i family, the CY7C372i is
designed to bring the ease of use and high performance of the
22V10, as well as PCI Local Bus Specification support, to
high-density CPLDs.
• Five dedicated inputs including two clock pins
• In-System Reprogrammable (ISR™) Flash technology
— JTAG interface
• Bus Hold capabilities on all I/Os and dedicated inputs
• No hidden delays
Like all of the UltraLogic™ FLASH370i devices, the CY7C372i
is electrically erasable and ISR, which simplifies both design
and manufacturing flows, thereby reducing costs. The
Cypress ISR function is implemented through a JTAG serial
interface. Data is shifted in and out through the SDI and SDO
pins. The ISR interface is enabled using the programming
voltage pin (ISREN). Additionally, because of the superior
routability of the FLASH370i devices, ISR often allows users to
change existing logic designs while simultaneously fixing
pinout assignments.
• High speed
— fMAX = 125 MHz
— tPD = 10 ns
— tS = 5.5 ns
— tCO = 6.5 ns
• Fully PCI compliant
The 64 macrocells in the CY7C372i are divided between four
logic blocks. Each logic block includes 16 macrocells, a
72 x 86 product term array, and an intelligent product term
allocator.
• 3.3V or 5.0V I/O operation
• Available in 44-pin PLCC, TQFP, and CLCC packages
• Pin-compatible with the CY7C371i
The logic blocks in the FLASH370i architecture are connected
with an extremely fast and predictable routing resource—the
Programmable Interconnect Matrix (PIM). The PIM brings
flexibility, routability, speed, and a uniform delay to the inter-
connect.
Logic Block Diagram
CLOCK
INPUTS
INPUTS
3
2
INPUT/CLOCK
MACROCELLS
INPUT
MACROCELLS
2
2
8 I/Os
8 I/Os
8 I/Os
8 I/Os
LOGIC
BLOCK
D
LOGIC
BLOCK
A
36
16
36
16
I/O0-I/O7
I/O24-I/O31
PIM
LOGIC
BLOCK
B
LOGIC
BLOCK
C
I/O8-I/O15
36
16
36
16
I/O16-I/O23
16
16
Cypress Semiconductor Corporation
Document #: 38-03033 Rev. *A
•
3901 North First Street
•
San Jose, CA 95134
•
408-943-2600
Revised April 16, 2004