5秒后页面跳转
932S200BGT PDF预览

932S200BGT

更新时间: 2024-01-17 03:55:46
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
14页 130K
描述
Processor Specific Clock Generator, 133MHz, PDSO56, 6.10 MM, 0.50 MM PITCH, TSSOP-56

932S200BGT 技术参数

是否Rohs认证:不符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:6.10 MM, 0.50 MM PITCH, TSSOP-56
针数:56Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.92Is Samacsys:N
JESD-30 代码:R-PDSO-G56JESD-609代码:e0
长度:14 mm湿度敏感等级:1
端子数量:56最高工作温度:70 °C
最低工作温度:最大输出时钟频率:133 MHz
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP56,.3,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):240
电源:2.5,3.3 V主时钟/晶体标称频率:16 MHz
认证状态:Not Qualified座面最大高度:1.2 mm
子类别:Clock Generators最大压摆率:160 mA
最大供电电压:3.465 V最小供电电压:3.135 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:20宽度:6.1 mm
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, PROCESSOR SPECIFICBase Number Matches:1

932S200BGT 数据手册

 浏览型号932S200BGT的Datasheet PDF文件第2页浏览型号932S200BGT的Datasheet PDF文件第3页浏览型号932S200BGT的Datasheet PDF文件第4页浏览型号932S200BGT的Datasheet PDF文件第5页浏览型号932S200BGT的Datasheet PDF文件第6页浏览型号932S200BGT的Datasheet PDF文件第7页 
ICS932S200  
Integrated  
Circuit  
Systems, Inc.  
Frequency Timing Generator for Dual Server/Workstation Systems  
General Description  
Features  
Generates the following system clocks:  
- 6 CPU clocks ( 2.5V, 100/133MHz)  
- 6 PCI clocks, including 1 free running(3.3V,  
33MHz)  
The ICS932S200 is a dual CPU clock generator for  
serverworks HE-T, HE-SL-T, LE-T chipsets for P III type  
processors in a Dual-CPU system. Single ended CPU  
clocks provide faster than 1.5V/ns transition times by  
parallel connection of 2 CPU pins to each processor.  
- 3 IOAPIC clocks (2.5V, 16.67MHz)  
- 2 Fixed frequency 66MHz clocks(3.3V, 66MHz)  
- 2 REF clocks(3.3V, 14.318MHz)  
- 1 USB clock (3.3V, 48MHz)  
Spread Spectrum may be enabled by driving the  
SPREAD# pin active. Spread spectrum typically  
reduces system EMI by 8dB to 10dB. This simplifies  
EMI qualification without resorting to board design  
iterations or costly shielding.The ICS932S200 employs  
a proprietary closed loop design, which tightly controls  
the percentage of spreading over process and  
temperaturevariations.  
Efficient power management through PD#,  
CPU_STOP#andPCI_STOP#.  
0.5% typical down spread modulation on CPU, PCI,  
IOAPIC and 3V66 output clocks.  
Uses external 14.318MHz crystal.  
Key Specification:  
CPU Output Jitter: 150ps  
IOAPIC Output Jitter: 250ps  
3V66, PCI Output Jitter: 250ps  
CPU Output Skew: <175ps  
PCI Output Skew: <500ps  
Pin Configuration  
3V66 Output Skew <250ps  
GND  
REF0  
REF1  
VDD  
X1  
X2  
GND  
GND  
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
VDDL  
IOAPIC2  
IOAPIC1  
IOAPIC0  
GND  
IOAPIC Output Skew <250ps  
CPU to 3V66 Output Offset: 0 - 1.5ns (CPU leads)  
CPU to PCI Output Offset: 1.5 - 4.0ns (CPU leads)  
CPU to APIC Output Offset: 1.5 - 4.0ns (CPU  
leads)  
VDDL  
CPUCLK5  
CPUCLK4  
GND  
PCICLK_F  
VDD  
PCICLK0  
PCICLK1  
GND  
PCICLK2  
PCICLK3  
VDD  
VDDL  
CPUCLK3  
CPUCLK2  
GND  
Block Diagram  
VDDL  
CPUCLK1  
CPUCLK0  
GND  
VDD  
GND  
PCI_STOP#  
CPU_STOP#  
PD#  
SPREAD#  
SEL1  
PLL2  
48MHz  
VDD  
PCICLK4  
GND  
X1  
X2  
XTAL  
OSC  
REF (1:0)  
GND  
GND  
VDD  
VDD  
2
PLL1  
Spread  
CPU  
DIVDER  
CPUCLK (5:0)  
6
GND  
Spectrum  
3V66_0  
3V66_1  
VDD  
SEL0  
VDD  
48MHz  
GND  
IOAPIC  
DIVDER  
IOAPIC (2:0)  
3
5
SEL 133/100#  
PD#  
PCI_STOP#  
CPU_STOP#  
SPREAD#  
Control  
Logic  
PCI  
DIVDER  
Stop  
PCICLK (4:0)  
PCICLK_F  
56-pin 300 mil SSOP  
56-pin 240 mil TSSOP  
SEL 133/100#  
SEL0  
3V66  
DIVDER  
3V66 (1:0)  
Config.  
Reg.  
2
SEL1  
0427C—07/03/02  

与932S200BGT相关器件

型号 品牌 获取价格 描述 数据表
932S203FLFT IDT

获取价格

Clock Generator, PDSO56
932S203FLNT IDT

获取价格

Clock Generator, PDSO56
932S203GLFT IDT

获取价格

Clock Generator, PDSO56
932S203GLNT IDT

获取价格

Clock Generator, PDSO56
932S203YFLXT IDT

获取价格

Frequency Generator with 133MHz Differential CPU Clocks
932S203YGLXT IDT

获取价格

Frequency Generator with 133MHz Differential CPU Clocks
932S208DGLN IDT

获取价格

Processor Specific Clock Generator, 400MHz, CMOS, PDSO56, 0.240 INCH, 0.020 INCH PITCH, MO
932S208G-T IDT

获取价格

Clock Generator, PDSO56
932S208YFLNT IDT

获取价格

Programmable Timing Control HubTM for Next Gen P4TM Processor
932S208YGLNT IDT

获取价格

Programmable Timing Control HubTM for Next Gen P4TM Processor