5秒后页面跳转
85104AGILFT PDF预览

85104AGILFT

更新时间: 2024-01-21 09:37:16
品牌 Logo 应用领域
艾迪悌 - IDT 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
17页 222K
描述
Low Skew, 1-to-4, Differential/LVCMOS-to- 0.7V HCSL Fanout Buffer

85104AGILFT 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP20,.25针数:20
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.29
系列:85104输入调节:DIFFERENTIAL MUX
JESD-30 代码:R-PDSO-G20JESD-609代码:e3
长度:6.5 mm逻辑集成电路类型:LOW SKEW CLOCK DRIVER
湿度敏感等级:1功能数量:1
反相输出次数:端子数量:20
实输出次数:4最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP20,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260电源:3.3 V
Prop。Delay @ Nom-Sup:3.2 ns认证状态:Not Qualified
座面最大高度:1.2 mm子类别:Clock Drivers
最大供电电压 (Vsup):3.63 V最小供电电压 (Vsup):2.97 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn) - annealed
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:4.4 mmBase Number Matches:1

85104AGILFT 数据手册

 浏览型号85104AGILFT的Datasheet PDF文件第2页浏览型号85104AGILFT的Datasheet PDF文件第3页浏览型号85104AGILFT的Datasheet PDF文件第4页浏览型号85104AGILFT的Datasheet PDF文件第5页浏览型号85104AGILFT的Datasheet PDF文件第6页浏览型号85104AGILFT的Datasheet PDF文件第7页 
Low Skew, 1-to-4, Differential/LVCMOS-to-  
0.7V HCSL Fanout Buffer  
85104I  
Data Sheet  
GENERAL DESCRIPTION  
FEATURES  
The 85104I is a low skew, high performance 1-to-4 Differential/  
LVCMOS-to-0.7V HCSL Fanout Buffer.The 85104I has two select-  
able clock inputs.The CLK0, nCLK0 pair can accept most standard  
differential input levels.The single-ended CLK1 can accept LVCMOS  
or LVTTL input levels. The clock enable is internally synchronized  
to eliminate runt clock pulses on the outputs during asynchronous  
assertion/deassertion of the clock enable pin.  
Four 0.7V differential HCSL outputs  
Selectable differential CLK0, nCLK0 or LVCMOS inputs  
CLK0, nCLK0 pair can accept the following differential  
input levels: LVPECL, LVDS, LVHSTL, HCSL  
CLK1 can accept the following input levels:  
LVCMOS or LVTTL  
Guaranteed output and part-to-part skew characteristics  
make the 85104I ideal for those applications demanding well  
defined performance and repeatability.  
Maximum output frequency: 500MHz  
Translates any single-ended input signal to 3.3V  
HCSL levels with resistor bias on nCLK input  
Output skew: 100ps (maximum)  
Part-to-part skew: 600ps (maximum)  
Propagation delay: 3.2ns (maximum)  
Additive phase jitter, RMS: 0.22ps (typical)  
3.3V operating supply  
-40°C to 85°C ambient operating temperature  
Available in lead-free (RoHS 6) package  
BLOCK DIAGRAM  
PIN ASSIGNMENT  
Pullup  
CLK_EN  
D
Q
Pulldown  
Pullup/Pulldown  
LE  
CLK0  
nCLK0  
0
1
Q0  
nQ0  
Pulldown  
Pulldown  
CLK1  
Q1  
nQ1  
85104I  
20-Lead TSSOP  
CLK_SEL  
Q2  
nQ2  
6.5mm x 4.4mm x 0.925mm Package Body  
G Package  
IREF  
Q3  
nQ3  
Top View  
©2016 Integrated Device Technology, Inc  
1
Revision A January 20, 2016  

与85104AGILFT相关器件

型号 品牌 描述 获取价格 数据表
85104AGIT IDT Low Skew Clock Driver, 85104 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50

获取价格

85104I IDT Low Skew, 1-to-4, Differential/LVCMOS-to- 0.7V HCSL Fanout Buffer

获取价格

851-05/005 QUALTEK EMI FILTER

获取价格

851-05/006 QUALTEK EMI FILTER

获取价格

851-05005 QUALTEK EMI FILTER

获取价格

851-05-005 QUALTEK EMI FILTER

获取价格