5秒后页面跳转
82V3355DKG8 PDF预览

82V3355DKG8

更新时间: 2024-01-08 22:50:37
品牌 Logo 应用领域
艾迪悌 - IDT 电信电信集成电路
页数 文件大小 规格书
129页 1271K
描述
Telecom Circuit, 1-Func, PQFP64, GREEN, TQFP-64

82V3355DKG8 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:QFP
包装说明:GREEN, TQFP-64针数:64
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.84JESD-30 代码:S-PQFP-G64
JESD-609代码:e3长度:10 mm
湿度敏感等级:3功能数量:1
端子数量:64最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:LFQFP封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH峰值回流温度(摄氏度):260
认证状态:Not Qualified座面最大高度:1.4 mm
标称供电电压:3.3 V表面贴装:YES
电信集成电路类型:TELECOM CIRCUIT温度等级:INDUSTRIAL
端子面层:Matte Tin (Sn) - annealed端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:10 mm
Base Number Matches:1

82V3355DKG8 数据手册

 浏览型号82V3355DKG8的Datasheet PDF文件第3页浏览型号82V3355DKG8的Datasheet PDF文件第4页浏览型号82V3355DKG8的Datasheet PDF文件第5页浏览型号82V3355DKG8的Datasheet PDF文件第7页浏览型号82V3355DKG8的Datasheet PDF文件第8页浏览型号82V3355DKG8的Datasheet PDF文件第9页 
List of Tables  
Table 1: Pin Description ............................................................................................................................................................................................. 13  
Table 2: Related Bit / Register in Chapter 3.2 ........................................................................................................................................................... 17  
Table 3: Related Bit / Register in Chapter 3.3 ........................................................................................................................................................... 18  
Table 4: Related Bit / Register in Chapter 3.4 ........................................................................................................................................................... 19  
Table 5: Related Bit / Register in Chapter 3.5 ........................................................................................................................................................... 21  
Table 6: Input Clock Selection for T0 Path ................................................................................................................................................................ 22  
Table 7: Input Clock Selection for T4 Path ................................................................................................................................................................ 22  
Table 8: External Fast Selection ................................................................................................................................................................................ 22  
Table 9: ‘n’ Assigned to the Input Clock ..................................................................................................................................................................... 23  
Table 10: Related Bit / Register in Chapter 3.6 ........................................................................................................................................................... 23  
Table 11: Coarse Phase Limit Programming (the selected input clock of 2 kHz, 4 kHz or 8 kHz) .............................................................................. 24  
Table 12: Coarse Phase Limit Programming (the selected input clock of other than 2 kHz, 4 kHz and 8 kHz) .......................................................... 24  
Table 13: Related Bit / Register in Chapter 3.7 ........................................................................................................................................................... 25  
Table 14: Conditions of Qualified Input Clocks Available for T0 & T4 Selection ......................................................................................................... 26  
Table 15: Related Bit / Register in Chapter 3.8 ........................................................................................................................................................... 27  
Table 16: T0 DPLL Operating Mode Control ............................................................................................................................................................... 28  
Table 17: T4 DPLL Operating Mode Control ............................................................................................................................................................... 30  
Table 18: Related Bit / Register in Chapter 3.9 ........................................................................................................................................................... 30  
Table 19: Frequency Offset Control in Temp-Holdover Mode ..................................................................................................................................... 31  
Table 20: Frequency Offset Control in Holdover Mode ............................................................................................................................................... 32  
Table 21: Holdover Frequency Offset Read ................................................................................................................................................................ 32  
Table 22: Related Bit / Register in Chapter 3.10 ......................................................................................................................................................... 33  
Table 23: Related Bit / Register in Chapter 3.11 ......................................................................................................................................................... 35  
Table 24: Related Bit / Register in Chapter 3.12 ......................................................................................................................................................... 36  
Table 25: Outputs on OUT1 & OUT2 if Derived from T0/T4 DPLL Outputs ................................................................................................................ 36  
Table 26: Outputs on OUT1 & OUT2 if Derived from T0 APLL ................................................................................................................................... 37  
Table 27: Outputs on OUT1 & OUT2 if Derived from T4 APLL ................................................................................................................................... 38  
Table 28: Frame Sync Input Signal Selection .............................................................................................................................................................. 39  
Table 29: Synchronization Control ............................................................................................................................................................................... 39  
Table 30: Related Bit / Register in Chapter 3.13 ......................................................................................................................................................... 40  
Table 31: Related Bit / Register in Chapter 3.14 ......................................................................................................................................................... 41  
Table 32: Read Timing Characteristics in Serial Mode ................................................................................................................................................ 45  
Table 33: Write Timing Characteristics in Serial Mode ................................................................................................................................................ 45  
Table 34: JTAG Timing Characteristics ....................................................................................................................................................................... 46  
Table 35: Register List and Map .................................................................................................................................................................................. 47  
Table 36: Power Consumption and Maximum Junction Temperature ....................................................................................................................... 112  
Table 37: Thermal Data ............................................................................................................................................................................................. 112  
Table 38: Absolute Maximum Rating ......................................................................................................................................................................... 113  
Table 39: Recommended Operation Conditions ........................................................................................................................................................ 113  
Table 40: CMOS Input Port Electrical Characteristics ............................................................................................................................................... 114  
Table 41: CMOS Input Port with Internal Pull-Up Resistor Electrical Characteristics ................................................................................................ 114  
Table 42: CMOS Input Port with Internal Pull-Down Resistor Electrical Characteristics ........................................................................................... 114  
Table 43: CMOS Output Port Electrical Characteristics ............................................................................................................................................ 114  
Table 44: PECL Input / Output Port Electrical Characteristics ................................................................................................................................... 116  
Table 45: LVDS Input / Output Port Electrical Characteristics ................................................................................................................................... 117  
Table 46: Output Clock Jitter Generation .................................................................................................................................................................. 118  
Table 47: Output Clock Phase Noise ......................................................................................................................................................................... 119  
Table 48: Input Jitter Tolerance (155.52 MHz) .......................................................................................................................................................... 119  
List of Tables  
6
March 3, 2009  

与82V3355DKG8相关器件

型号 品牌 描述 获取价格 数据表
82V3358EDG IDT SYNCHRONOUS ETHERNET WAN PLL

获取价格

82V3358TF IDT SYNCHRONOUS ETHERNET WAN PLL

获取价格

82V3358TFG IDT SYNCHRONOUS ETHERNET WAN PLL

获取价格

82V3380DQ IDT Telecom Circuit, 1-Func, CMOS, PQFP100, TQFP-100

获取价格

82V3380DQG8 IDT Clock Generator

获取价格

82V3385EQG IDT SYNCHRONOUS ETHERNET WAN PLL

获取价格