U 4 B
WCMA2016U4B
128K x 16 Static RAM
be put into standby mode reducing power consumption by
more than 99% when deselected (CE HIGH or both BLE and
BHE are HIGH). The input/output pins (I/O0 through I/O15) are
placed in a high-impedance state when: deselected (CE
HIGH), outputs are disabled (OE HIGH), both Byte High En-
able and Byte Low Enable are disabled (BHE, BLE HIGH), or
during a write operation (CE LOW, and WE LOW).
Features
• High Speed
—55ns and 70ns speed availability
• Low Voltage range:
— 2.7V-3.3V
• Ultra-low active power
—Typical active current: 1.5 mA @ f = 1MHz
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O through I/O7), is
0
—Typical active current: 7 mA @ f = fmax
• Low standby power
written into the location specified on the address pins (A0
through A ). If Byte High Enable (BHE) is LOW, then data
16
• Easy memory expansion with CE and OE features
• Automatic power-down when deselected
• CMOS for optimum speed/power
from I/O pins (I/O8 through I/O15) is written into the location
specified on the address pins (A0 through A16).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O0 to I/O7. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O8 to I/O15. See
the truth table at the back of this data sheet for a complete
description of read and write modes.
Functional Description
The WCMA2016U4B is a high-performance CMOS static
RAMs organized as 128K words by 16 bits. These devices
feature advanced circuit design to provide ultra-low active cur-
rent. This device is ideal for portable applications such as cel-
lular telephones. The devices also have an automatic pow-
er-down feature that significantly reduces power consumption
by 80% when addresses are not toggling. The device can also
The WCMA2016U4B is available in a 48-ball FBGA package.
Logic Block Diagram
DATA IN DRIVERS
1
0
A
10
A
9
A
8
7
6
A
A
A
A
A
128K x 16
5
4
3
2
RAM Array
I/O – I/O
0
7
2048 x 1024
I/O – I/O
A
8
15
A
A
1
0
COLUMN DECODER
BHE
WE
CE
OE
BLE
CE
Power-Down
Circuit
BHE
BLE