5秒后页面跳转
V62/04679-01XE PDF预览

V62/04679-01XE

更新时间: 2024-02-08 22:28:26
品牌 Logo 应用领域
德州仪器 - TI 触发器输出元件
页数 文件大小 规格书
9页 434K
描述
3.3-V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

V62/04679-01XE 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP20,.25针数:20
Reach Compliance Code:compliantHTS代码:8542.39.00.01
Factory Lead Time:6 weeks风险等级:5.23
计数方向:UNIDIRECTIONAL系列:LVT
JESD-30 代码:R-PDSO-G20JESD-609代码:e4
长度:6.5 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大频率@ Nom-Sup:150000000 Hz
最大I(ol):0.064 A湿度敏感等级:1
位数:8功能数量:1
端口数量:2端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP20,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH包装方法:TR
峰值回流温度(摄氏度):260电源:3.3 V
最大电源电流(ICC):5 mAProp。Delay @ Nom-Sup:4.5 ns
传播延迟(tpd):5.3 ns认证状态:Not Qualified
座面最大高度:1.2 mm子类别:FF/Latches
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):2.7 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:BICMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED翻译:N/A
触发器类型:POSITIVE EDGE宽度:4.4 mm
Base Number Matches:1

V62/04679-01XE 数据手册

 浏览型号V62/04679-01XE的Datasheet PDF文件第2页浏览型号V62/04679-01XE的Datasheet PDF文件第3页浏览型号V62/04679-01XE的Datasheet PDF文件第4页浏览型号V62/04679-01XE的Datasheet PDF文件第5页浏览型号V62/04679-01XE的Datasheet PDF文件第6页浏览型号V62/04679-01XE的Datasheet PDF文件第7页 
ꢌ ꢍꢌ ꢉꢅ ꢎꢏꢆ ꢐ ꢑꢆꢎꢄ ꢊꢒ ꢓꢊ ꢉꢆꢔ ꢕꢓ ꢓꢊ ꢔꢊꢒ ꢒꢉꢆ ꢖꢋ ꢊ ꢗ ꢄꢕ ꢋ ꢉꢗ ꢄꢐ  
ꢋꢙ  
SCBS774 − NOVEMBER 2003  
D
D
D
D
D
Controlled Baseline  
− One Assembly/Test Site, One Fabrication  
Site  
D
Bus Hold on Data Inputs Eliminates the  
Need for External Pullup/Pulldown  
Resistors  
Enhanced Diminishing Manufacturing  
Sources (DMS) Support  
D
D
Latch-Up Performance Exceeds 500 mA Per  
JESD 17  
Enhanced Product-Change Notification  
ESD Protection Exceeds JESD 22  
− 2000-V Human-Body Model (A114-A)  
− 200-V Machine Model (A115-A)  
Qualification Pedigree  
Supports Mixed-Mode Signal Operation  
(5-V Input and Output Voltages With 3.3-V  
PW PACKAGE  
(TOP VIEW)  
V
)
CC  
D
D
D
Supports Unregulated Battery Operation  
Down To 2.7 V  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
OE  
1D  
2D  
3D  
4D  
5D  
6D  
7D  
8D  
V
CC  
1Q  
2Q  
3Q  
4Q  
5Q  
6Q  
7Q  
8Q  
CLK  
Typical V  
<0.8 V at V  
(Output Ground Bounce)  
OLP  
CC  
= 3.3 V, T = 25°C  
A
I
and Power-Up 3-State Support Hot  
off  
Insertion  
Component qualification in accordance with JEDEC and industry  
standards to ensure reliable operation over an extended  
temperature range. This includes, but is not limited to, Highly  
Accelerated Stress Test (HAST) or biased 85/85, temperature  
cycle, autoclave or unbiased HAST, electromigration, bond  
intermetallic life, and mold compound life. Such qualification  
testing should not be viewed as justifying use of this component  
beyond specified performance and environmental limits.  
GND  
description/ordering information  
This octal flip-flop is designed specifically for low-voltage (3.3-V) V  
a TTL interface to a 5-V system environment.  
operation, but with the capability to provide  
CC  
The eight flip-flops of the SN74LVTH574 are edge-triggered D-type flip-flops. On the positive transition of the  
clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.  
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high  
or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive  
the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus  
lines without need for interface or pullup components.  
OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered  
while the outputs are in the high-impedance state.  
To ensure the high-impedance state during power up or power down, OE should be tied to V  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
through a pullup  
CC  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
T
A
PACKAGE  
−40°C to 85°C  
TSSOP − PW Tape and reel  
SN74LVTH574IPWREP  
LH574EP  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines  
are available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
ꢆꢥ  
Copyright 2003, Texas Instruments Incorporated  
ꢡ ꢥ ꢢ ꢡꢚ ꢛꢮ ꢝꢜ ꢠ ꢨꢨ ꢦꢠ ꢞ ꢠ ꢟ ꢥ ꢡ ꢥ ꢞ ꢢ ꢍ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

V62/04679-01XE 替代型号

型号 品牌 替代类型 描述 数据表
SN74LVTH574PWR TI

类似代替

3.3V ABT OCTAL EDGE-TRIGGERED D-TYPE FLIP FLOPS WITH 3 STATE OUTPUTS
SN74LVT16244BDGGR TI

功能相似

3.3-V ABT 16-BIT BUFFERS/DRIVERS WITH 3-STATE OUTPUTS
SN74LVTH16244ADGGR TI

功能相似

3.3-V ABT 16-BIT BUFFERS/DRIVERS WITH 3-STATE OUTPUTS

与V62/04679-01XE相关器件

型号 品牌 获取价格 描述 数据表
V62/04680-01XE TI

获取价格

3.3-V ABT OCTAL BUS TRANSVEIVER AND REGISTER WITH 3-STATE OUTPUTS
V62/04681-01XE TI

获取价格

3.3-V ABT OCTAL BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS
V62/04682-01XE TI

获取价格

VERY LOW-POWER OPERATIONAL AMPLIFIERS
V62/04682-02XE TI

获取价格

VERY LOW-POWER OPERATIONAL AMPLIFIERS
V62/04682-03YE TI

获取价格

VERY LOW-POWER OPERATIONAL AMPLIFIERS
V62/04682-04YE TI

获取价格

VERY LOW-POWER OPERATIONAL AMPLIFIERS
V62/04683-01XE TI

获取价格

QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS
V62/04683-01YE TI

获取价格

QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS
V62/04684-01XE TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
V62/04684-01YE TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS