5秒后页面跳转
TMS320LC549PGE-80 PDF预览

TMS320LC549PGE-80

更新时间: 2024-10-26 12:16:07
品牌 Logo 应用领域
德州仪器 - TI 微控制器和处理器外围集成电路数字信号处理器时钟
页数 文件大小 规格书
63页 818K
描述
FIXED-POINT DIGITAL SIGNAL PROCESSOR

TMS320LC549PGE-80 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QFP包装说明:LQFP-144
针数:144Reach Compliance Code:compliant
ECCN代码:3A991.A.2HTS代码:8542.31.00.01
Factory Lead Time:1 week风险等级:5.79
Is Samacsys:N地址总线宽度:23
桶式移位器:YES位大小:16
边界扫描:YES最大时钟频率:20 MHz
外部数据总线宽度:16格式:FIXED POINT
内部总线架构:MULTIPLEJESD-30 代码:S-PQFP-G144
JESD-609代码:e4长度:20 mm
低功率模式:YES湿度敏感等级:2
端子数量:144最高工作温度:100 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:LFQFP封装等效代码:QFP144,.87SQ,20
封装形状:SQUARE封装形式:FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度):260电源:3.3 V
认证状态:Not QualifiedRAM(字数):32768
座面最大高度:1.6 mm子类别:Digital Signal Processors
最大供电电压:3.6 V最小供电电压:3 V
标称供电电压:3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:20 mm
uPs/uCs/外围集成电路类型:DIGITAL SIGNAL PROCESSOR, OTHERBase Number Matches:1

TMS320LC549PGE-80 数据手册

 浏览型号TMS320LC549PGE-80的Datasheet PDF文件第2页浏览型号TMS320LC549PGE-80的Datasheet PDF文件第3页浏览型号TMS320LC549PGE-80的Datasheet PDF文件第4页浏览型号TMS320LC549PGE-80的Datasheet PDF文件第5页浏览型号TMS320LC549PGE-80的Datasheet PDF文件第6页浏览型号TMS320LC549PGE-80的Datasheet PDF文件第7页 
ꢀ ꢁꢂ ꢃꢄ ꢅꢆ ꢇꢈ ꢉꢊ  
ꢋ ꢌꢍ ꢎꢏꢐꢑꢒ ꢌ ꢓꢀ ꢏꢌ ꢔꢌ ꢀꢕꢆ ꢂꢌ ꢔ ꢓꢕꢆ ꢑꢖ ꢒ ꢇꢎ ꢂ ꢂꢒ ꢖ  
SPRS077B − SEPTEMBER 1998 − REVISED FEBRUARY 2000  
D
D
D
Advanced Multibus Architecture With Three  
Separate 16-Bit Data Memory Buses and  
One Program Memory Bus  
D
D
D
D
D
D
Instructions With a 32-Bit Long Word  
Operand  
Instructions With Two- or Three-Operand  
Reads  
40-Bit Arithmetic Logic Unit (ALU)  
Including a 40-Bit Barrel Shifter and Two  
Independent 40-Bit Accumulators  
Arithmetic Instructions With Parallel Store  
and Parallel Load  
17- × 17-Bit Parallel Multiplier Coupled to a  
40-Bit Dedicated Adder for Non-Pipelined  
Single-Cycle Multiply/Accumulate (MAC)  
Operation  
Conditional Store Instructions  
Fast Return From Interrupt  
On-Chip Peripherals  
− Software-Programmable Wait-State  
Generator and Programmable Bank  
Switching  
− On-Chip Phase-Locked Loop (PLL) Clock  
Generator With Internal Oscillator or  
External Clock Source  
− Time-Division Multiplexed (TDM) Serial  
Port  
− Buffered Serial Port (BSP)  
− 8-Bit Parallel Host-Port Interface (HPI)  
− One 16-Bit Timer  
D
D
D
Compare, Select, and Store Unit (CSSU) for  
the Add/Compare Selection of the Viterbi  
Operator  
Exponent Encoder to Compute an  
Exponent Value of a 40-Bit Accumulator  
Value in a Single Cycle  
Two Address Generators With Eight  
Auxiliary Registers and Two Auxiliary  
Register Arithmetic Units (ARAUs)  
D
D
D
Data Bus With a Bus Holder Feature  
− External-Input/Output (XIO) Off Control  
to Disable the External Data Bus,  
Address Bus and Control Signals  
Address Bus With a Bus Holder Feature  
Extended Addressing Mode for 8M × 16-Bit  
Maximum Addressable External Program  
Space  
D
Power Consumption Control With IDLE1,  
IDLE2, and IDLE3 Instructions With  
Power-Down Modes  
D
D
D
D
D
192K × 16-Bit Maximum Addressable  
Memory Space (64K Words Program,  
64K Words Data, and 64K Words I/O)  
D
D
CLKOUT Off Control to Disable CLKOUT  
On-Chip Scan-Based Emulation Logic,  
On-Chip ROM with Some Configurable to  
Program/Data Memory  
IEEE Std 1149.1 (JTAG) Boundary Scan  
Logic  
Dual-Access On-Chip RAM  
Single-Access On-Chip RAM  
D
D
15-ns Single-Cycle Fixed-Point Instruction  
Execution Time (66 MIPS) for 3.3-V Power  
Supply  
Single-Instruction Repeat and  
Block-Repeat Operations for Program Code  
12.5-ns Single-Cycle Fixed-Point  
Instruction Execution Time (80 MIPS) for  
3.3-V Power Supply  
D
Block-Memory-Move Instructions for Better  
Program and Data Management  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.  
ꢀꢣ  
Copyright 2000, Texas Instruments Incorporated  
ꢟ ꢣ ꢠ ꢟꢘ ꢙꢭ ꢛꢚ ꢞ ꢦꢦ ꢤꢞ ꢜ ꢞ ꢝ ꢣ ꢟ ꢣ ꢜ ꢠ ꢨ  
1
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443  

TMS320LC549PGE-80 替代型号

型号 品牌 替代类型 描述 数据表
TMS320LC548PGE-66 TI

完全替代

FIXED-POINT DIGITAL SIGNAL PROCESSORS
TMS320LC549PGE-66 TI

完全替代

FIXED-POINT DIGITAL SIGNAL PROCESSOR
TMS320LC549GGU-80 TI

完全替代

FIXED-POINT DIGITAL SIGNAL PROCESSOR

与TMS320LC549PGE-80相关器件

型号 品牌 获取价格 描述 数据表
TMS320LC54X TI

获取价格

FIXED-POINT DIGITAL SIGNAL PROCESSORS
TMS320LC56 TI

获取价格

DIGITAL SIGNAL PROCESSORS
TMS320LC56PZ TI

获取价格

IC,DSP,16-BIT,CMOS,QFP,100PIN,PLASTIC
TMS320LC56PZ50 TI

获取价格

IC,DSP,16-BIT,CMOS,QFP,100PIN,PLASTIC
TMS320LC56PZ80 TI

获取价格

IC,DSP,16-BIT,CMOS,QFP,100PIN,PLASTIC
TMS320LC56PZA TI

获取价格

16-BIT, OTHER DSP, PQFP100
TMS320LC56PZA50 TI

获取价格

16-BIT, 50MHz, OTHER DSP, PQFP100
TMS320LC56PZA80 TI

获取价格

16-BIT, 80MHz, OTHER DSP, PQFP100
TMS320LC56PZL TI

获取价格

16-BIT, OTHER DSP, PQFP100
TMS320LC56PZL40 TI

获取价格

16-BIT, 40MHz, OTHER DSP, PQFP100