ꢀ ꢁꢂ ꢃ ꢄꢅ ꢆ ꢇꢈ ꢉ ꢂ ꢃ ꢊ ꢆꢆ ꢆ ꢊ ꢇ ꢂ ꢃ ꢋ ꢌ ꢆꢇ ꢍꢋ ꢎ ꢀ
ꢀ ꢁꢂ ꢃ ꢄꢅ ꢆ ꢇꢏ ꢉ ꢂ ꢃ ꢊ ꢆꢆ ꢆ ꢊ ꢇ ꢂ ꢃ ꢋ ꢌ ꢆꢇ ꢍꢋ ꢎ ꢀ
ꢄ
ꢐꢀ
ꢄ
ꢑ
ꢒ
ꢄ
ꢒ
ꢍ
ꢒ
ꢓ
ꢀ
ꢓ
ꢍ
ꢔ
ꢕ
ꢀ
ꢋ
ꢕ
ꢖ
ꢖ
ꢄ
ꢅ
ꢄ
ꢒ
ꢒ
ꢌ
ꢑ
ꢓ
ꢁ
ꢎ
ꢗ
ꢅ
ꢓ
ꢁ
ꢁ
ꢔ
ꢒ
ꢕ
ꢏ
ꢄ
ꢘ
SMMS694 − AUGUST 1997
D
Organization
− TM16ER72HP-xx . . . 16777216 × 72 Bits
− TM16ER72LP-xx . . . 16777216 × 72 Bits
D
Long Refresh Periods:
− TM16ER72HP: 64 ms (4096 Cycles)
− TM16ER72LP: 64 ms (8192 Cycles)
D
D
Single 3.3-V Power Supply
( 10% Tolerance)
D
D
3-State Output
Extended-Data-Out (EDO) Operation With
CAS-Before-RAS (CBR), RAS-Only, and
Hidden Refresh
JEDEC 168-Pin Dual-In-Line Memory
Module (DIMM) With Buffer for Use With
Socket
D
Ambient Temperature Range
0°C to 70°C
Gold-Plated Contacts
D
TM16ER72xP-xx — Uses 18 64M-Bit
High-Speed (16M×4-Bit) Dynamic RAMs
High-Speed, Low-Noise LVTTL Interface
D
D
D
Performance Ranges
D
High-Reliability 32-Lead 400-Mil-Wide
Surface-Mount Thin Small-Outline Package
(TSOP) (DGE Suffix)
ACCESS ACCESS ACCESS EDO
TIME
TIME
TIME CYCLE
t
t
t
t
HPC
RAC
CAC
AA
(MAX)
40 ns
50 ns
60 ns
(MAX)
11 ns
13 ns
15 ns
(MAX)
20 ns
25 ns
30 ns
(MIN)
16 ns
20 ns
25 ns
D
Intended for Workstation/Server
Applications
’16ER72xx-40
’16ER72xx-50
’16ER72xx-60
description
The TM16ER72HP is a 128M-byte, 168-pin, buffered dual-in-line memory module (DIMM). The DIMM is
composed of eighteen TMS465409, 16777216 × 4-bit 4K-refresh EDO dynamic random-access memories
(DRAMs), each in a 400-mil, 32-pin plastic thin small-outline package (TSOP) (DGE suffix), and two
SN74LVC162244 16-bit buffers, each in a 48-lead plastic TSOP package mounted on a substrate with
decoupling capacitors. See the TMS465409 data sheet (literature number SMKS895).
The TM16ER72LP is a 128M-byte, 168-pin, buffered DIMM. The DIMM is composed of eighteen TMS464409,
16777216 × 4-bit 8K-refresh EDO DRAMs, each in a 400-mil, 32-pin plastic TSOP (DGE suffix), and two
SN74LVC162244 16-bit buffers, each in a 48-lead plastic TSOP package mounted on a substrate with
decoupling capacitors. See the TMS465409 data sheet (literature number SMKS895).
These modules are intended for multimodule workstation/server applications where buffering is needed for
address and control signals. Two copies of address 0 (A0 and B0) are defined to allow maximum performance
for 4-byte applications that interleave between two 4-byte banks. A0 is common to the DRAMs used for
DQ0−DQ31, while B0 is common to the DRAMs used for DQ32−DQ63.
operation
The TM16ER72xP operates as eighteen TMS46x409s that are connected as shown in the TM16ER72xP
functional block diagram.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
ꢉ
ꢅ
ꢔ
ꢒ
ꢕ
ꢗ
ꢀ
ꢉ
ꢅ
ꢄ
ꢙ
ꢎ
ꢄ
ꢚ
ꢛ
ꢜ
ꢝ
ꢞ
ꢟ
ꢠ
ꢡ
ꢢ
ꢛ
ꢞ
ꢜ
ꢣ
ꢞ
ꢜ
ꢣ
ꢤ
ꢟ
ꢜ
ꢥ
ꢦ
ꢟ
ꢞ
ꢧ
ꢨ
ꢧꢤ ꢥ ꢛ ꢫꢜ ꢦꢩ ꢡ ꢥ ꢤ ꢞꢝ ꢧꢤ ꢪ ꢤ ꢬꢞ ꢦꢠꢤ ꢜꢢꢭ ꢗ ꢩꢡ ꢟꢡ ꢣꢢ ꢤꢟ ꢛꢥ ꢢꢛ ꢣ ꢧꢡ ꢢꢡ ꢡꢜ ꢧ ꢞꢢ ꢩꢤꢟ
ꢣ
ꢢ
ꢥ
ꢛ
ꢜ
ꢢ
ꢩ
ꢤ
ꢝ
ꢞ
ꢟ
ꢠ
ꢡ
ꢢ
ꢛ
ꢪ
ꢤ
ꢞ
ꢟ
Copyright 1997, Texas Instruments Incorporated
ꢥ
ꢦ
ꢤ
ꢣ
ꢛ
ꢝ
ꢛ
ꢣ
ꢡ
ꢢ
ꢛ
ꢞ
ꢜ
ꢥ
ꢡ
ꢟ
ꢤ
ꢧ
ꢤ
ꢥ
ꢛ
ꢫ
ꢜ
ꢫ
ꢞ
ꢡ
ꢬ
ꢥ
ꢭ
ꢀ
ꢤ
ꢮ
ꢡ
ꢥ
ꢎ
ꢜ
ꢥ
ꢢ
ꢟ
ꢨ
ꢠ
ꢤ
ꢜ
ꢣ ꢩꢡ ꢜ ꢫꢤ ꢞꢟ ꢧꢛ ꢥ ꢣ ꢞꢜ ꢢꢛ ꢜꢨꢤ ꢢ ꢩꢤ ꢥ ꢤ ꢦꢟ ꢞꢧ ꢨꢣꢢ ꢥ ꢯ ꢛꢢꢩ ꢞꢨꢢ ꢜꢞꢢ ꢛꢣꢤ ꢭ
ꢢ
ꢥ
ꢟ
ꢤ
ꢥ
ꢤ
ꢟ
ꢪ
ꢤ
ꢥ
ꢢ
ꢩ
ꢤ
ꢟ
ꢛ
ꢫ
ꢩ
ꢢ
ꢢ
ꢞ
1
POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251−1443