5秒后页面跳转
SY10E336JZTR PDF预览

SY10E336JZTR

更新时间: 2024-01-01 14:24:01
品牌 Logo 应用领域
麦瑞 - MICREL 总线收发器逻辑集成电路
页数 文件大小 规格书
4页 66K
描述
3-BIT REGISTERED BUS TRANSCEIVER

SY10E336JZTR 技术参数

生命周期:Active包装说明:QCCJ,
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.72系列:10E
JESD-30 代码:S-PQCC-J28JESD-609代码:e3
长度:11.48 mm逻辑集成电路类型:REGISTERED BUS TRANSCEIVER
位数:3功能数量:1
端口数量:2端子数量:28
最高工作温度:85 °C最低工作温度:
输出特性:OPEN-EMITTER WITH CUT-OFF输出极性:INVERTED
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装形状:SQUARE封装形式:CHIP CARRIER
传播延迟(tpd):1 ns认证状态:Not Qualified
座面最大高度:4.57 mm表面贴装:YES
技术:ECL温度等级:COMMERCIAL EXTENDED
端子面层:MATTE TIN端子形式:J BEND
端子节距:1.27 mm端子位置:QUAD
宽度:11.48 mmBase Number Matches:1

SY10E336JZTR 数据手册

 浏览型号SY10E336JZTR的Datasheet PDF文件第2页浏览型号SY10E336JZTR的Datasheet PDF文件第3页浏览型号SY10E336JZTR的Datasheet PDF文件第4页 
3-BIT REGISTERED  
BUS TRANSCEIVER  
SY10E336  
SY100E336  
FEATURES  
DESCRIPTION  
25cutoff bus output  
The SY10/100E336 offer three bus transceivers with  
both transmit and receive registers and are designed for  
use in new, high-performance ECL systems. The bus  
outputs (BUS0 - BUS2) are designed to drive a 25bus.  
The receive outputs (Q0 – Q2) are specified for 50. The  
bus outputs feature a normal logic HIGH level (VOH) and a  
cutoff LOW level when at a logic LOW. At cutoff, the outputs  
go to –2.0V and the output emitter-follower is “off”,  
presenting a high impedance to the bus. The bus outputs  
have edge slow-down capacitors.  
Extended 100E VEE range of –4.2V to –5.5V  
50receiver output  
Transmit and receive registers  
1500ps max. clock to bus  
1000ps max. clock to Q  
Internal edge slow-down capacitors on bus outputs  
Additional package ground pins  
Fully compatible with industry standard 10KH,  
The Transmit Enable pins (TEN) determine whether  
current data is held in the transmit register or new data is  
loaded from the A/B inputs. A logic LOW on both of the bus  
enable inputs (BUSEN), when clocked through the register,  
disables the bus outputs to –2.0V.  
The receiver section clocks bus data into the receive  
registers after gating with the Receive Enable (RXEN)  
input.  
100K ECL levels  
Internal 75Kinput pulldown resistors  
Fully compatible with Motorola MC10E/100E336  
Available in 28-pin PLCC package  
All registers are clocked by rising edge of CLK1 or CLK2  
(or both).  
Additional grounding is provided through the ground  
pins (GND) which should be connected to 0V. The GND  
pins are not electrically connected to the chip.  
BLOCK DIAGRAM  
0
1
D
D
D
Q
Q
Q
25 CUTOFF  
A0  
B0  
PIN NAMES  
BUS0  
Q0  
D
Q
50  
50  
50  
Pin  
A0–A2  
Function  
0
1
Data Inputs A  
25 CUTOFF  
A1  
B1  
BUS1  
Q1  
B0–B2  
Data Inputs B  
D
Q
TEN1, 2  
RXEN  
Transmit Enable Inputs  
Receive Enable Input  
Bus Enable Inputs  
Clock Inputs  
0
1
25 CUTOFF  
A2  
B2  
BUS2  
Q2  
BUSEN1, 2  
CLK1, 2  
BUS0–BUS2  
Q0–Q2  
D
Q
TEN1  
TEN2  
25Cutoff Bus Outputs  
Receive Data Outputs  
VCC to Output  
RXEN  
BUSEN1  
BUSEN2  
D
Q
VCCO  
CLK1  
CLK2  
Rev.: G  
Amendment: /0  
M9999-032206  
hbwhelp@micrel.com or (408) 955-1690  
1
Issue Date: March 2006  

与SY10E336JZTR相关器件

型号 品牌 获取价格 描述 数据表
SY10E337 MICREL

获取价格

3-BIT SCANNABLE
SY10E337_06 MICREL

获取价格

3-BIT SCANNABLE REGISTERED BUS TRANSCEIVER
SY10E337JC MICREL

获取价格

3-BIT SCANNABLE
SY10E337JCTR MICREL

获取价格

3-BIT SCANNABLE
SY10E337JZ MICREL

获取价格

3-BIT SCANNABLE REGISTERED BUS TRANSCEIVER
SY10E337JZTR MICREL

获取价格

3-BIT SCANNABLE REGISTERED BUS TRANSCEIVER
SY10E404 MICREL

获取价格

QUAD DIFFERENTIAL AND/NAND
SY10E404_06 MICREL

获取价格

QUAD DIFFERENTIAL AND/NAND
SY10E404JC MICREL

获取价格

QUAD DIFFERENTIAL AND/NAND
SY10E404JCTR MICREL

获取价格

QUAD DIFFERENTIAL AND/NAND