3-BIT REGISTERED
BUS TRANSCEIVER
SY10E336
SY100E336
FEATURES
DESCRIPTION
■ 25Ω cutoff bus output
The SY10/100E336 offer three bus transceivers with
both transmit and receive registers and are designed for
use in new, high-performance ECL systems. The bus
outputs (BUS0 - BUS2) are designed to drive a 25Ω bus.
The receive outputs (Q0 – Q2) are specified for 50Ω. The
bus outputs feature a normal logic HIGH level (VOH) and a
cutoff LOW level when at a logic LOW. At cutoff, the outputs
go to –2.0V and the output emitter-follower is “off”,
presenting a high impedance to the bus. The bus outputs
have edge slow-down capacitors.
■ Extended 100E VEE range of –4.2V to –5.5V
■ 50Ω receiver output
■ Transmit and receive registers
■ 1500ps max. clock to bus
■ 1000ps max. clock to Q
■ Internal edge slow-down capacitors on bus outputs
■ Additional package ground pins
■ Fully compatible with industry standard 10KH,
The Transmit Enable pins (TEN) determine whether
current data is held in the transmit register or new data is
loaded from the A/B inputs. A logic LOW on both of the bus
enable inputs (BUSEN), when clocked through the register,
disables the bus outputs to –2.0V.
The receiver section clocks bus data into the receive
registers after gating with the Receive Enable (RXEN)
input.
100K ECL levels
■ Internal 75KΩ input pulldown resistors
■ Fully compatible with Motorola MC10E/100E336
■ Available in 28-pin PLCC package
All registers are clocked by rising edge of CLK1 or CLK2
(or both).
Additional grounding is provided through the ground
pins (GND) which should be connected to 0V. The GND
pins are not electrically connected to the chip.
PIN CONFIGURATION
PIN NAMES
Pin
A0–A2
Function
Data Inputs A
B0–B2
Data Inputs B
25 24 23 22 21 20 19
TEN1, 2
RXEN
Transmit Enable Inputs
Receive Enable Input
Bus Enable Inputs
Clock Inputs
BUSEN
BUSEN
RXEN
1
26
27
28
1
18
17
16
15
14
13
12
GND
BUS
2
2
V
CC
BUSEN1, 2
CLK1, 2
BUS0–BUS2
Q0–Q2
TOP VIEW
PLCC
V
EE
Q1
J28-1
CLK
CLK
A
1
2
0
2
VCCO
25Ω Cutoff Bus Outputs
Receive Data Outputs
VCC to Output
3
BUS
1
4
GND
VCCO
5
6
7
8
9
10 11
Rev.: C
Amendment: /2
Issue Date: February, 1998
1