5秒后页面跳转
SN75LVDS86ADGGR PDF预览

SN75LVDS86ADGGR

更新时间: 2024-11-20 04:50:59
品牌 Logo 应用领域
德州仪器 - TI /
页数 文件大小 规格书
15页 269K
描述
FLATLINK RECEIVER

SN75LVDS86ADGGR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP48,.3,20针数:48
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:0.82差分输出:NO
高电平输入电流最大值:0.00002 A输入特性:DIFFERENTIAL
接口集成电路类型:LINE RECEIVER接口标准:EIA-644; TIA-644
JESD-30 代码:R-PDSO-G48JESD-609代码:e4
长度:12.5 mm湿度敏感等级:2
功能数量:1端子数量:48
最高工作温度:70 °C最低工作温度:
输出特性:TOTEM-POLE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP48,.3,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
电源:3.3 V认证状态:Not Qualified
最大接收延迟:7 ns接收器位数:3
座面最大高度:1.2 mm子类别:Line Driver or Receivers
最大压摆率:40 mA最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
电源电压1-最大:3.6 V电源电压1-分钟:3 V
电源电压1-Nom:3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:6.1 mm
Base Number Matches:1

SN75LVDS86ADGGR 数据手册

 浏览型号SN75LVDS86ADGGR的Datasheet PDF文件第2页浏览型号SN75LVDS86ADGGR的Datasheet PDF文件第3页浏览型号SN75LVDS86ADGGR的Datasheet PDF文件第4页浏览型号SN75LVDS86ADGGR的Datasheet PDF文件第5页浏览型号SN75LVDS86ADGGR的Datasheet PDF文件第6页浏览型号SN75LVDS86ADGGR的Datasheet PDF文件第7页 
ꢀꢁ ꢂꢃ ꢄꢅꢆ ꢀꢇ ꢂ ꢈꢉ ꢊ ꢀꢁ ꢋꢃ ꢄꢅ ꢆꢀ ꢇꢂ ꢈ  
SLLS318C − NOVEMBER 1998 − REVISED JULY 2006  
DGG PACKAGE  
(TOP VIEW)  
D
D
3:21 Data Channel Expansion at up to  
178.5 Mbytes/s Throughput  
Suited for SVGA, XGA, or SXGA Display  
Data Transmission From Controller to  
Display With Very Low EMI  
D17  
D18  
V
CC  
1
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
D16  
D15  
D14  
GND  
D13  
2
GND  
D19  
3
D
Three Data Channels and Clock  
Low-Voltage Differential Channels In and  
21 Data and Clock Low-Voltage TTL  
Channels Out  
4
D20  
5
NC  
6
LVDSGND  
A0M  
V
7
CC  
D
D
D
Operates From a Single 3.3-V Supply  
Tolerates 4-kV HBM ESD  
D12  
D11  
D10  
GND  
8
A0P  
9
A1M  
10  
11  
12  
Packaged in Thin Shrink Small-Outline  
Package (TSSOP) With 20-Mil Terminal  
Pitch  
A1P  
LVDSV  
37 D9  
36  
35 D8  
CC  
LVDSGND 13  
A2M 14  
V
CC  
D
D
Consumes Less Than 1 mW When Disabled  
Wide Phase-Lock Input Frequency Range  
31 MHz to 68 MHz  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
A2P  
CLKINM  
D7  
D6  
D
No External Components Required for PLL  
CLKINP  
GND  
D5  
LVDSGND  
PLLGND  
D
Inputs Meet or Exceed the Standard  
Requirements of ANSI EIA/TIA-644  
Standard  
D4  
PLLV  
D3  
CC  
PLLGND  
SHTDN  
CLKOUT  
D0  
V
D
Improved Replacement for the DS90C364  
and SN75LVDS86  
CC  
D2  
D1  
D
Improved Jitter Tolerance  
GND  
D
Available in Q-Temp Automotive  
High Reliability Automotive Applications  
Configuration Control / Print Support  
Qualification to Automotive Standards  
NC − Not connected  
description  
The SN65LVDS86AQ/SN75LVDS86A FlatLink receiver contains three serial-in 7-bit parallel-out shift registers  
and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions  
allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, ’83, ’84, or ’85, over  
four balanced-pair conductors and expansion to 21 bits of single-ended low-voltage LVTTL synchronous data  
at a lower transfer rate.  
When receiving, the high-speed LVDS data is received and loaded into registers at seven times the LVDS input  
clock (CLKIN) rate. The data is then unloaded to a 21-bit wide LVTTL parallel bus at the CLKIN rate. The  
’LVDS86A presents valid data on the falling edge of the output clock (CLKOUT).  
The ’LVDS86A requires only four line-termination resistors for the differential inputs and little or no control. The  
data bus appears the same at the input to the transmitter and output of the receiver with the data transmission  
transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN)  
active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level  
on this signal clears all internal registers to a low level.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
FlatLink is a trademark of Texas Instruments Incorporated.  
ꢚꢢ  
Copyright 2006, Texas Instruments Incorporated  
ꢏ ꢢ ꢟ ꢏꢐ ꢑꢫ ꢜꢛ ꢎ ꢍꢍ ꢣꢎ ꢝ ꢎ ꢞ ꢢ ꢏ ꢢ ꢝ ꢟ ꢦ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN75LVDS86ADGGR 替代型号

型号 品牌 替代类型 描述 数据表
SN75LVDS86ADGGRG4 TI

完全替代

FLATLINK RECEIVER
SN75LVDS86ADGGG4 TI

完全替代

FLATLINK RECEIVER
SN75LVDS86ADGG TI

完全替代

FLATLINKE RECEIVER

与SN75LVDS86ADGGR相关器件

型号 品牌 获取价格 描述 数据表
SN75LVDS86ADGGRG4 TI

获取价格

FLATLINK RECEIVER
SN75LVDS86AQ TI

获取价格

FLATLINK RECEIVER
SN75LVDS86DGG TI

获取价格

FLATLINKE RECEIVER
SN75LVDS86DGGR TI

获取价格

FlatLink(TM) Receiver 48-TSSOP
SN75LVDS86DGGRG4 TI

获取价格

TRIPLE LINE RECEIVER, PDSO48, 0.20 MM PITCH, GREEN, PLASTIC, TSSOP-48
SN75LVDS88 TI

获取价格

TFT LCD PANEL TIMING CONTROLLER WITH LVDS INTERFACE
SN75LVDS88A TI

获取价格

TFT LCD PANEL TIMING CONTROLLER WITH LVDS INTERFACE
SN75LVDS88APFD TI

获取价格

TFT LCD-Panel Timing Controller with LVDS Interface 100-HTQFP 0 to 70
SN75LVDS88ATQFP TI

获取价格

TFT LCD PANEL TIMING CONTROLLER WITH LVDS INTERFACE
SN75LVDS88B TI

获取价格

TFT LCD PANEL TIMING CONTROLLER WITH LVDS INTERFACE