5秒后页面跳转
SN74LVT125D PDF预览

SN74LVT125D

更新时间: 2024-01-13 14:54:41
品牌 Logo 应用领域
德州仪器 - TI 输出元件
页数 文件大小 规格书
7页 119K
描述
3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS

SN74LVT125D 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP14,.25针数:14
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:0.59
其他特性:TYP VOLP < 0.8V @ VCC = 3.3V, TA = 25 DEG C; INPUTS CAN BE DRIVEN BY 3.3/5V DEVICES; BUS HOLD INPUTS控制类型:ENABLE LOW
计数方向:UNIDIRECTIONAL系列:LVT
JESD-30 代码:R-PDSO-G14JESD-609代码:e4
长度:8.65 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.064 A
湿度敏感等级:1位数:1
功能数量:4端口数量:2
端子数量:14最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TUBE峰值回流温度(摄氏度):260
电源:3.3 V最大电源电流(ICC):7 mA
Prop。Delay @ Nom-Sup:4 ns传播延迟(tpd):4.9 ns
认证状态:Not Qualified座面最大高度:1.75 mm
子类别:Bus Driver/Transceivers最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.7 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:BICMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
翻译:N/A宽度:3.9 mm
Base Number Matches:1

SN74LVT125D 数据手册

 浏览型号SN74LVT125D的Datasheet PDF文件第2页浏览型号SN74LVT125D的Datasheet PDF文件第3页浏览型号SN74LVT125D的Datasheet PDF文件第4页浏览型号SN74LVT125D的Datasheet PDF文件第5页浏览型号SN74LVT125D的Datasheet PDF文件第6页浏览型号SN74LVT125D的Datasheet PDF文件第7页 
SN54LVT125, SN74LVT125  
3.3-V ABT QUADRUPLE BUS BUFFERS  
WITH 3-STATE OUTPUTS  
SCBS133D – MAY 1992 – REVISED JULY 1995  
SN54LVT125 . . . J PACKAGE  
SN74LVT125 . . . D, DB, OR PW PACKAGE  
(TOP VIEW)  
State-of-the-Art Advanced BiCMOS  
Technology (ABT) Design for 3.3-V  
Operation and Low-Static Power  
Dissipation  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
1OE  
1A  
1Y  
2OE  
2A  
2Y  
V
CC  
4OE  
Support Mixed-Mode Signal Operation (5-V  
Input and Output Voltages With 3.3-V V  
)
CC  
4A  
4Y  
3OE  
3A  
3Y  
Support Unregulated Battery Operation  
Down to 2.7 V  
Typical V  
< 0.8 V at V  
(Output Ground Bounce)  
OLP  
= 3.3 V, T = 25°C  
8
GND  
CC  
A
ESD Protection Exceeds 2000 V Per  
MIL-STD-883C, Method 3015; Exceeds  
200 V Using Machine Model  
(C = 200 pF, R = 0)  
SN54LVT125 . . . FK PACKAGE  
(TOP VIEW)  
Latch-Up Performance Exceeds 500 mA  
Per JEDEC Standard JESD-17  
3
2
1
20 19  
18 4A  
Bus-Hold Data Inputs Eliminate the Need  
for External Pullup Resistors  
1Y  
NC  
4
5
6
7
8
17  
16  
15  
14  
NC  
4Y  
Support Live Insertion  
2OE  
NC  
NC  
3OE  
Package Options Include Plastic  
Small-Outline (D), Shrink Small-Outline  
(DB), and Thin Shrink Small-Outline (PW)  
2A  
9 10 11 12 13  
Packages, Ceramic Chip Carriers (FK), and  
Ceramic (J) DIPs  
NC – No internal connection  
description  
These bus buffers are designed specifically for low-voltage (3.3-V) V  
provide a TTL interface to a 5-V system environment.  
operation, but with the capability to  
CC  
The LVT125 feature independent line drivers with 3-state outputs. Each output is in the high-impedance state  
when the associated output-enable (OE) input is high.  
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.  
To ensure the high-impedance state during power up or power down, OE should be tied to V through a pullup  
CC  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
The SN74LVT125 is available in TI’s shrink small-outline package (DB), which provides the same I/O pin count  
and functionality of standard small-outline packages in less than half the printed-circuit-board area.  
The SN54LVT125 is characterized for operation over the full military temperature range of 55°C to 125°C. The  
SN74LVT125 is characterized for operation from 40°C to 85°C.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 1995, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74LVT125D 替代型号

型号 品牌 替代类型 描述 数据表
SN74LVT125DR TI

类似代替

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVTH125DR TI

类似代替

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVTH125D TI

类似代替

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS

与SN74LVT125D相关器件

型号 品牌 获取价格 描述 数据表
SN74LVT125DB TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVT125DBLE TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVT125DBR TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVT125DBRG4 TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVT125DG4 TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVT125DR TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVT125DRG4 TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFERS WITH 3-STATE OUTPUTS
SN74LVT125DW TI

获取价格

LVT SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, PLASTIC, SOP-14
SN74LVT125DWR TI

获取价格

LVT SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, PLASTIC, SOP-14
SN74LVT125-EP TI

获取价格

3.3-V ABT QUADRUPLE BUS BUFFER WITH 3-STATE OUTPUTS