5秒后页面跳转
SN74LVCH245ADBRG4 PDF预览

SN74LVCH245ADBRG4

更新时间: 2024-11-04 05:16:59
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器逻辑集成电路光电二极管输出元件
页数 文件大小 规格书
27页 1093K
描述
OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SN74LVCH245ADBRG4 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:SSOP
包装说明:SSOP, SSOP20,.3针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.5其他特性:WITH DIRECTION CONTROL
控制类型:COMMON CONTROL计数方向:BIDIRECTIONAL
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G20
JESD-609代码:e4长度:7.2 mm
逻辑集成电路类型:BUS TRANSCEIVER最大I(ol):0.024 A
湿度敏感等级:1位数:8
功能数量:1端口数量:2
端子数量:20最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装等效代码:SSOP20,.3
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:3.3 VProp。Delay @ Nom-Sup:6.3 ns
传播延迟(tpd):7.3 ns认证状态:Not Qualified
座面最大高度:2 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED翻译:N/A
宽度:5.3 mmBase Number Matches:1

SN74LVCH245ADBRG4 数据手册

 浏览型号SN74LVCH245ADBRG4的Datasheet PDF文件第2页浏览型号SN74LVCH245ADBRG4的Datasheet PDF文件第3页浏览型号SN74LVCH245ADBRG4的Datasheet PDF文件第4页浏览型号SN74LVCH245ADBRG4的Datasheet PDF文件第5页浏览型号SN74LVCH245ADBRG4的Datasheet PDF文件第6页浏览型号SN74LVCH245ADBRG4的Datasheet PDF文件第7页 
SN54LVCH245A, SN74LVCH245A  
OCTAL BUS TRANSCEIVERS  
WITH 3-STATE OUTPUTS  
www.ti.com  
SCES008OJULY 1995REVISED DECEMBER 2005  
FEATURES  
Operate From 1.65 V to 3.6 V  
Inputs Accept Voltages to 5.5 V  
Max tpd of 6.3 ns at 3.3 V  
Ioff Supports Partial-Power-Down Mode  
Operation  
Bus Hold on Data Inputs Eliminates the Need  
for External Pullup/Pulldown Resistors  
Typical VOLP (Output Ground Bounce)  
<0.8 V at VCC = 3.3 V, TA = 25°C  
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
Typical VOHV (Output VOH Undershoot)  
>2 V at VCC = 3.3 V, TA = 25°C  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
Support Mixed-Mode Signal Operation on All  
Ports (5-V Input/Output Voltage With  
3.3-V VCC  
)
SN54LVCH245A . . . J OR W PACKAGE  
SN74LVCH245A . . . DB, DGV, DW, NS,  
OR PW PACKAGE  
SN74LVCH245A . . . RGY PACKAGE  
(TOP VIEW)  
SN54LVCH245A . . . FK PACKAGE  
(TOP VIEW)  
(TOP VIEW)  
1
20  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
DIR  
A1  
A2  
A3  
A4  
V
CC  
3
2
1
20 19  
18  
B1  
B2  
B3  
B4  
B5  
A3  
A4  
A5  
A6  
A7  
4
5
6
7
8
2
3
4
5
6
7
8
9
19  
18  
17  
16  
15  
14  
13  
12  
A1  
A2  
A3  
A4  
A5  
A6  
A7  
A8  
OE  
B1  
B2  
B3  
B4  
B5  
B6  
B7  
OE  
B1  
B2  
B3  
B4  
B5  
B6  
B7  
B8  
17  
16  
15  
14  
A5  
A6  
A7  
A8  
9
10 11 12 13  
10  
11  
GND  
DESCRIPTION/ORDERING INFORMATION  
The SN54LVCH245A octal bus transceiver is designed for 2.7-V to 3.6-V VCC operation, and the  
SN74LVCH245A octal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.  
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators  
in a mixed 3.3-V/5-V system environment.  
These devices are designed for asynchronous communication between data buses. These devices transmit data  
from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control  
(DIR) input. The output-enable (OE) input can be used to disable the device so the buses are effectively isolated.  
These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the  
outputs, preventing damaging current backflow through the devices when they are powered down.  
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or  
pulldown resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input  
circuit and is not disabled by OE or DIR.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 1995–2005, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
On products compliant to MIL-PRF-38535, all parameters are  
Instruments standard warranty. Production processing does not  
tested unless otherwise noted. On all other products, production  
necessarily include testing of all parameters.  
processing does not necessarily include testing of all parameters.  

SN74LVCH245ADBRG4 替代型号

型号 品牌 替代类型 描述 数据表
SN74LVCH245ADBLE TI

完全替代

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVC245ADBR TI

类似代替

OCTAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS
SN74LVCH245ADBR TI

类似代替

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

与SN74LVCH245ADBRG4相关器件

型号 品牌 获取价格 描述 数据表
SN74LVCH245ADGVR TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADGVRE4 TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADGVRG4 TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADW TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADWE4 TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADWG4 TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADWR TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADWRE4 TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245ADWRG4 TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74LVCH245AGQNR TI

获取价格

OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS