5秒后页面跳转
SN74LVCH16245ADLR PDF预览

SN74LVCH16245ADLR

更新时间: 2024-11-05 05:16:59
品牌 Logo 应用领域
德州仪器 - TI 总线收发器输出元件
页数 文件大小 规格书
17页 464K
描述
16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS

SN74LVCH16245ADLR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SSOP
包装说明:SSOP, SSOP48,.4针数:48
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:0.55
其他特性:WITH DIRECTION CONTROL控制类型:COMMON CONTROL
计数方向:BIDIRECTIONAL系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G48JESD-609代码:e4
长度:15.875 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS TRANSCEIVER最大I(ol):0.024 A
湿度敏感等级:1位数:8
功能数量:2端口数量:2
端子数量:48最高工作温度:125 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装等效代码:SSOP48,.4
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
包装方法:TR峰值回流温度(摄氏度):260
电源:3.3 V最大电源电流(ICC):0.02 mA
Prop。Delay @ Nom-Sup:4 ns传播延迟(tpd):7.1 ns
认证状态:Not Qualified施密特触发器:No
座面最大高度:2.79 mm子类别:Bus Driver/Transceiver
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.635 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED翻译:N/A
宽度:7.49 mmBase Number Matches:1

SN74LVCH16245ADLR 数据手册

 浏览型号SN74LVCH16245ADLR的Datasheet PDF文件第2页浏览型号SN74LVCH16245ADLR的Datasheet PDF文件第3页浏览型号SN74LVCH16245ADLR的Datasheet PDF文件第4页浏览型号SN74LVCH16245ADLR的Datasheet PDF文件第5页浏览型号SN74LVCH16245ADLR的Datasheet PDF文件第6页浏览型号SN74LVCH16245ADLR的Datasheet PDF文件第7页 
SN74LVCH16245A  
16-BIT BUS TRANSCEIVER  
WITH 3-STATE OUTPUTS  
www.ti.com  
SCES495BOCTOBER 2003REVISED AUGUST 2006  
FEATURES  
DGG, DGV, OR DL PACKAGE  
(TOP VIEW)  
Member of the Texas Instruments Widebus™  
Family  
1
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
1DIR  
1B1  
1B2  
GND  
1B3  
1B4  
1OE  
1A1  
1A2  
GND  
1A3  
1A4  
Operates From 1.65 V to 3.6 V  
Inputs Accept Voltages to 5.5 V  
Max tpd of 4 ns at 3.3 V  
2
3
4
Typical VOLP (Output Ground Bounce) <0.8 V  
at VCC = 3.3 V, TA = 25°C  
5
6
Typical VOHV (Output VOH Undershoot) >2 V at  
VCC = 3.3 V, TA = 25°C  
7
V
CC  
V
CC  
8
1B5  
1B6  
GND  
1B7  
1B8  
2B1  
2B2  
GND  
2B3  
2B4  
1A5  
1A6  
GND  
1A7  
1A8  
2A1  
2A2  
GND  
2A3  
2A4  
9
Supports Mixed-Mode Signal Operation on All  
Ports (5-V Input/Output Voltage With  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
3.3-V VCC  
)
Ioff Supports Partial-Power-Down Mode  
Operation  
Bus Hold on Data Inputs Eliminates the Need  
for External Pullup/Pulldown Resistors  
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
V
CC  
V
CC  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
2B5  
2B6  
GND  
2B7  
2B8  
2DIR  
2A5  
2A6  
GND  
2A7  
2A8  
2OE  
DESCRIPTION/ORDERING  
INFORMATION  
This 16-bit (dual-octal) noninverting bus transceiver  
is designed for 1.65-V to 3.6-V VCC operation.  
This device can be used as two 8-bit transceivers or one 16-bit transceiver.  
The SN74LVCH16245A is designed for asynchronous communication between data buses. The logic levels of  
the direction-control (DIR) input and the output-enable (OE) input activate either the B-port outputs or the A-port  
outputs or place both output ports into the high-impedance mode. The device transmits data from the A bus to  
the B bus when the B-port outputs are activated, and from the B bus to the A bus when the A-port outputs are  
activated. The input circuitry on both A and B ports always is active and must have a logic HIGH or LOW level  
applied to prevent excess ICC and ICCZ  
.
Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown  
resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is  
not disabled by OE or DIR.  
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators  
in a mixed 3.3-V/5-V system environment.  
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,  
preventing damaging current backflow through the device when it is powered down.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Widebus is a trademark of Texas Instruments.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 2003–2006, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

SN74LVCH16245ADLR 替代型号

型号 品牌 替代类型 描述 数据表
SN74LVCH16245ADLG4 TI

完全替代

16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS
74LVCH16245ADLRG4 TI

完全替代

16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS
SN74LVCH16245ADL TI

类似代替

16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS

与SN74LVCH16245ADLR相关器件

型号 品牌 获取价格 描述 数据表
SN74LVCH16245AGQLR TI

获取价格

16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS
SN74LVCH16245AGRDR TI

获取价格

16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS
SN74LVCH16245AZQLR TI

获取价格

16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS
SN74LVCH16245AZRDR TI

获取价格

16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS
SN74LVCH16373A TI

获取价格

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS
SN74LVCH16373A_07 TI

获取价格

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS
SN74LVCH16373ADGG TI

获取价格

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS
SN74LVCH16373ADGGR TI

获取价格

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS
SN74LVCH16373ADGVR TI

获取价格

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS
SN74LVCH16373ADL TI

获取价格

16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS