5秒后页面跳转
SN74LVC821DB PDF预览

SN74LVC821DB

更新时间: 2024-11-21 13:13:51
品牌 Logo 应用领域
德州仪器 - TI 触发器输出元件
页数 文件大小 规格书
16页 466K
描述
LVC/LCX/Z SERIES, 10-BIT DRIVER, TRUE OUTPUT, PDSO24

SN74LVC821DB 技术参数

生命周期:Obsolete包装说明:SSOP,
Reach Compliance Code:unknown风险等级:5.32
其他特性:TYP VOLP < 0.8V AT VCC = 3.3V, TA = 25 DEGREE C系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G24长度:8.2 mm
逻辑集成电路类型:BUS DRIVER位数:10
功能数量:1端口数量:2
端子数量:24最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH认证状态:Not Qualified
座面最大高度:2 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.7 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
宽度:5.3 mmBase Number Matches:1

SN74LVC821DB 数据手册

 浏览型号SN74LVC821DB的Datasheet PDF文件第2页浏览型号SN74LVC821DB的Datasheet PDF文件第3页浏览型号SN74LVC821DB的Datasheet PDF文件第4页浏览型号SN74LVC821DB的Datasheet PDF文件第5页浏览型号SN74LVC821DB的Datasheet PDF文件第6页浏览型号SN74LVC821DB的Datasheet PDF文件第7页 
SN74LVC821A  
10-BIT BUS-INTERFACE FLIP-FLOP  
WITH 3-STATE OUTPUTS  
www.ti.com  
SCAS304JMARCH 1993REVISED FEBRUARY 2005  
FEATURES  
DB, DGV, DW, NS, OR PW PACKAGE  
(TOP VIEW)  
Operates From 1.65 V to 3.6 V  
Inputs Accept Voltages to 5.5 V  
Max tpd of 7.3 ns at 3.3 V  
OE  
1D  
2D  
1
24  
23  
22  
V
CC  
2
1Q  
2Q  
Typical VOLP (Output Ground Bounce)  
3
<0.8 V at VCC = 3.3 V, TA = 25°C  
3D  
4D  
4
21 3Q  
20 4Q  
Typical VOHV (Output VOH Undershoot)  
>2 V at VCC = 3.3 V, TA = 25°C  
5
6
19  
18  
17  
16  
15  
14  
13  
5D  
6D  
7D  
8D  
5Q  
6Q  
7Q  
8Q  
7
Supports Mixed-Mode Signal Operation on All  
Ports (5-V Input/Output Voltage With  
8
3.3-V VCC  
)
9
10  
11  
12  
9D  
10D  
GND  
9Q  
10Q  
CLK  
Ioff Supports Partial-Power-Down Mode  
Operation  
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
DESCRIPTION/ORDERING INFORMATION  
This 10-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation.  
The SN74LVC821A features 3-state outputs designed specifically for driving highly capacitive or relatively  
low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports,  
bidirectional bus drivers with parity, and working registers.  
The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the  
device provides true data at the Q outputs.  
A buffered output-enable (OE) input can be used to place the ten outputs in either a normal logic state (high or  
low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the  
bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines  
without interface or pullup components.  
OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can  
be entered while the outputs are in the high-impedance state.  
ORDERING INFORMATION  
TA  
PACKAGE(1)  
ORDERABLE PART NUMBER  
SN74LVC821ADW  
TOP-SIDE MARKING  
Tube of 25  
SOIC – DW  
LVC821A  
Reel of 2000  
Reel of 2000  
Reel of 2000  
Tube of 60  
SN74LVC821ADWR  
SN74LVC821ANSR  
SN74LVC821ADBR  
SN74LVC821APW  
SOP – NS  
LVC821A  
LC821A  
SSOP – DB  
–40°C to 85°C  
TSSOP – PW  
TVSOP – DGV  
Reel of 2000  
Reel of 250  
Reel of 2000  
SN74LVC821APWR  
SN74LVC821APWT  
SN74LVC821ADGVR  
LC821A  
LC821A  
(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at  
www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 1993–2005, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

与SN74LVC821DB相关器件

型号 品牌 获取价格 描述 数据表
SN74LVC821DBLE TI

获取价格

10-Bit Bus-Interface Flip-Flop With 3-State Outputs 24-SSOP -40 to 85
SN74LVC821DW TI

获取价格

10-Bit Bus-Interface Flip-Flop With 3-State Outputs 24-SOIC -40 to 85
SN74LVC821DWR TI

获取价格

暂无描述
SN74LVC821PWLE TI

获取价格

10-Bit Bus-Interface Flip-Flop With 3-State Outputs 24-TSSOP -40 to 85
SN74LVC823A TI

获取价格

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS
SN74LVC823A_08 TI

获取价格

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS
SN74LVC823ADB TI

获取价格

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS
SN74LVC823ADBLE TI

获取价格

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS
SN74LVC823ADBR TI

获取价格

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS
SN74LVC823ADBRE4 TI

获取价格

9-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS