SN54LVC574A, SN74LVC574A
OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS
WITH 3-STATE OUTPUTS
SCAS301R − JANUARY 1993 − REVISED MARCH 2005
D
D
D
Operate From 1.65 V to 3.6 V
Inputs Accept Voltages to 5.5 V
D
Support Mixed-Mode Signal Operation on
All Ports (5-V Input/Output Voltage With
3.3-V V
)
CC
Specified From −40°C to 85°C,
−40°C to 125°C, and −55°C to 125°C
D
D
D
I
off
Supports Partial-Power-Down Mode
Operation
D
Max t of 7 ns at 3.3 V
pd
Latch-Up Performance Exceeds 250 mA Per
JESD 17
D
Typical V
(Output Ground Bounce)
OLP
<0.8 V at V = 3.3 V, T = 25°C
CC
A
ESD Protection Exceeds JESD 22
− 2000-V Human-Body Model (A114-A)
− 200-V Machine Model (A115-A)
D
Typical V
(Output V Undershoot)
OHV
OH
>2 V at V = 3.3 V, T = 25°C
CC
A
− 1000-V Charged-Device Model (C101)
SN54LVC574A . . . FK PACKAGE
SN54LVC574A . . . J OR W PACKAGE
SN74LVC574A . . . DB, DGV, DW, N, NS,
OR PW PACKAGE
SN74LVC574A . . . RGY PACKAGE
(TOP VIEW)
(TOP VIEW)
(TOP VIEW)
1
20
3
2 1 20 19
18
OE
1D
2D
3D
4D
5D
6D
7D
8D
VCC
1Q
18 2Q
17 3Q
16 4Q
1
20
19
2Q
3Q
4Q
5Q
6Q
3D
4D
5D
6D
7D
4
5
6
7
8
1D
2D
3D
4D
5D
6D
7D
8D
1Q
18 2Q
2
3
4
5
6
7
8
9
19
2
17
16
15
14
3
17
16
15
14
13
12
3Q
4Q
5Q
6Q
7Q
8Q
4
5
6
15
14
13
12
11
5Q
6Q
7Q
8Q
CLK
9 10 11 12 13
7
8
9
10
11
10
GND
description/ordering information
The SN54LVC574A octal edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V V operation, and the
CC
SN74LVC574A octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V V operation.
CC
These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively
low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional
bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high
or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive
the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus
lines without interface or pullup components.
OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state.
These devices are fully specified for partial-power-down applications using I . The I circuitry disables the
off
off
outputs, preventing damaging current backflow through the device when it is powered down.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright © 2005, Texas Instruments Incorporated
On products compliant to MIL-PRF-38535, all parameters are tested
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
unless otherwise noted. On all other products, production
testing of all parameters.
processing does not necessarily include testing of all parameters.
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265