5秒后页面跳转
SN74LVC2G00DCT3 PDF预览

SN74LVC2G00DCT3

更新时间: 2024-11-25 11:07:59
品牌 Logo 应用领域
德州仪器 - TI PC光电二极管逻辑集成电路栅极
页数 文件大小 规格书
13页 341K
描述
2 通道、2 输入、1.65V 至 5.5V 与非门 | DCT | 8 | -40 to 125

SN74LVC2G00DCT3 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Active包装说明:SOP-8
Reach Compliance Code:compliantFactory Lead Time:6 weeks
风险等级:5.64Samacsys Confidence:3
Samacsys Status:ReleasedSamacsys PartID:2264391
Samacsys Pin Count:8Samacsys Part Category:Integrated Circuit
Samacsys Package Category:Small Outline PackagesSamacsys Footprint Name:DCT (R-PDSO-G8)
Samacsys Released Date:2020-03-05 04:58:21Is Samacsys:N
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G8
JESD-609代码:e6长度:2.95 mm
逻辑集成电路类型:NAND GATE最大I(ol):0.032 A
湿度敏感等级:1功能数量:2
输入次数:2端子数量:8
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:LSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, LOW PROFILE, SHRINK PITCH
传播延迟(tpd):9.4 ns座面最大高度:1.3 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Tin/Bismuth (Sn/Bi)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
宽度:2.8 mmBase Number Matches:1

SN74LVC2G00DCT3 数据手册

 浏览型号SN74LVC2G00DCT3的Datasheet PDF文件第2页浏览型号SN74LVC2G00DCT3的Datasheet PDF文件第3页浏览型号SN74LVC2G00DCT3的Datasheet PDF文件第4页浏览型号SN74LVC2G00DCT3的Datasheet PDF文件第5页浏览型号SN74LVC2G00DCT3的Datasheet PDF文件第6页浏览型号SN74LVC2G00DCT3的Datasheet PDF文件第7页 
SN74LVC2G00  
DUAL 2-INPUT POSITIVE-NAND GATE  
www.ti.com  
SCES193JAPRIL 1999REVISED JULY 2005  
FEATURES  
DCT OR DCU PACKAGE  
(TOP VIEW)  
Available in the Texas Instruments  
NanoStar™ and NanoFree™ Packages  
1A  
1B  
2Y  
V
CC  
1
2
3
4
8
7
6
5
Supports 5-V VCC Operation  
1Y  
2B  
2A  
Inputs Accept Voltages to 5.5 V  
Max tpd of 4.3 ns at 3.3 V  
GND  
Low Power Consumption, 10-µA Max ICC  
±24-mA Output Drive at 3.3 V  
YEA, YEP, YZA OR YZP PACKAGE  
(BOTTOM VIEW)  
Typical VOLP (Output Ground Bounce)  
<0.8 V at VCC = 3.3 V, TA = 25°C  
4
3
2
1
5
6
7
8
GND  
2Y  
2A  
2B  
1Y  
Typical VOHV (Output VOH Undershoot)  
>2 V at VCC = 3.3 V, TA = 25°C  
1B  
1A  
Ioff Supports Partial-Power-Down Mode  
Operation  
V
CC  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 1000-V Charged-Device Model (C101)  
DESCRIPTION/ORDERING INFORMATION  
This dual 2-input positive-NAND gate is designed for 1.65-V to 5.5-V VCC operation.  
The SN74LVC2G00 performs the Boolean function Y = A B or Y = A + B in positive logic.  
NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the  
die as the package.  
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,  
preventing damaging current backflow through the device when it is powered down.  
ORDERING INFORMATION  
TA  
PACKAGE(1)  
ORDERABLE PART NUMBER TOP-SIDE MARKING(2)  
NanoStar™ – WCSP (DSBGA)  
0.17-mm Small Bump – YEA  
SN74LVC2G00YEAR  
NanoFree™ – WCSP (DSBGA)  
0.17-mm Small Bump – YZA (Pb-free)  
SN74LVC2G00YZAR  
_ _ _CA_  
Reel of 3000  
NanoStar™ – WCSP (DSBGA)  
0.23-mm Large Bump – YEP  
SN74LVC2G00YEPR  
–40°C to 85°C  
NanoFree™ – WCSP (DSBGA)  
0.23-mm Large Bump – YZP (Pb-free)  
SN74LVC2G00YZPR  
SSOP – DCT  
Reel of 3000  
Reel of 3000  
Reel of 250  
SN74LVC2G00DCTR  
SN74LVC2G00DCUR  
SN74LVC2G00DCUT  
C00_ _ _  
C00_  
VSSOP – DCU  
(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at  
www.ti.com/sc/package.  
(2) DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site.  
DCU: The actual top-side marking has one additional character that designates the assembly/test site.  
YEA/YZA,YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one  
following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, = Pb-free).  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
NanoStar, NanoFree are trademarks of Texas Instruments.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 1999–2005, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

与SN74LVC2G00DCT3相关器件

型号 品牌 获取价格 描述 数据表
SN74LVC2G00DCTR TI

获取价格

DUAL 2 INPUT POSITIVE NAND GATE
SN74LVC2G00DCTRE4 TI

获取价格

DUAL 2 INPUT POSITIVE NAND GATE
SN74LVC2G00DCTRG4 TI

获取价格

DUAL 2-INPUT POSITIVE-NAND GATE
SN74LVC2G00DCU TI

获取价格

LVC/LCX/Z SERIES, DUAL 2-INPUT NAND GATE, PDSO8, PLASTIC, TSSOP-8
SN74LVC2G00DCUR TI

获取价格

DUAL 2 INPUT POSITIVE NAND GATE
SN74LVC2G00DCURE4 TI

获取价格

DUAL 2 INPUT POSITIVE NAND GATE
SN74LVC2G00DCURG4 TI

获取价格

DUAL 2-INPUT POSITIVE-NAND GATE
SN74LVC2G00DCUT TI

获取价格

DUAL 2 INPUT POSITIVE NAND GATE
SN74LVC2G00DCUTE4 TI

获取价格

DUAL 2 INPUT POSITIVE NAND GATE
SN74LVC2G00DCUTG4 TI

获取价格

DUAL 2-INPUT POSITIVE-NAND GATE