5秒后页面跳转
SN74LV00APWR PDF预览

SN74LV00APWR

更新时间: 2024-11-10 22:59:15
品牌 Logo 应用领域
德州仪器 - TI 栅极触发器逻辑集成电路光电二极管输入元件
页数 文件大小 规格书
14页 409K
描述
QUADRUPLE 2 INPUT POSITIVE NAND GATES

SN74LV00APWR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP14,.25针数:14
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:0.71系列:LV/LV-A/LVX/H
JESD-30 代码:R-PDSO-G14JESD-609代码:e4
长度:5 mm负载电容(CL):50 pF
逻辑集成电路类型:NAND GATE最大I(ol):0.012 A
湿度敏感等级:1功能数量:4
输入次数:2端子数量:14
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法:TR峰值回流温度(摄氏度):260
电源:3.3 V最大电源电流(ICC):0.02 mA
Prop。Delay @ Nom-Sup:13 ns传播延迟(tpd):20 ns
认证状态:Not Qualified施密特触发器:NO
座面最大高度:1.2 mm子类别:Gates
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:4.4 mm
Base Number Matches:1

SN74LV00APWR 数据手册

 浏览型号SN74LV00APWR的Datasheet PDF文件第2页浏览型号SN74LV00APWR的Datasheet PDF文件第3页浏览型号SN74LV00APWR的Datasheet PDF文件第4页浏览型号SN74LV00APWR的Datasheet PDF文件第5页浏览型号SN74LV00APWR的Datasheet PDF文件第6页浏览型号SN74LV00APWR的Datasheet PDF文件第7页 
ꢀꢁꢂ ꢃ ꢄꢅꢆ ꢆ ꢇꢈ ꢀꢁ ꢉꢃ ꢄꢅ ꢆꢆ ꢇ  
SCLS389J − SEPTEMBER 1997 − REVISED APRIL 2005  
D
D
D
D
D
2-V to 5.5-V V  
Operation  
D
D
D
I
Supports Partial-Power-Down Mode  
CC  
off  
Operation  
Max t of 6.5 ns at 5 V  
pd  
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
Typical V  
<0.8 V at V  
(Output Ground Bounce)  
OLP  
CC  
= 3.3 V, T = 25°C  
A
ESD Protection Exceeds JESD 22  
− 2000-V Human-Body Model (A114-A)  
− 200-V Machine Model (A115-A)  
Typical V  
>2.3 V at V  
(Output V  
Undershoot)  
OHV  
CC  
OH  
= 3.3 V, T = 25°C  
A
Support Mixed-Mode Voltage Operation on  
All Ports  
− 1000-V Charged-Device Model (C101)  
SN54LV00A . . . J OR W PACKAGE  
SN74LV00A . . . D, DB, DGV, NS,  
OR PW PACKAGE  
SN74LV00A . . . RGY PACKAGE  
(TOP VIEW)  
SN54LV00A . . . FK PACKAGE  
(TOP VIEW)  
(TOP VIEW)  
1A  
1B  
1Y  
2A  
2B  
V
CC  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
1
14  
3
2
1
20 19  
18  
4A  
NC  
4Y  
NC  
3B  
1Y  
NC  
2A  
4
5
6
7
8
4B  
4A  
4Y  
3B  
3A  
3Y  
1B  
1Y  
2A  
2B  
2Y  
13 4B  
12 4A  
2
3
4
5
6
17  
16  
15  
14  
11  
10  
9
4Y  
3B  
3A  
NC  
2B  
2Y  
GND  
9 10 11 12 13  
8
7
8
NC − No internal connection  
description/ordering information  
These quadruple 2-input positive-NAND gates are designed for 2-V to 5.5-V V  
operation.  
CC  
The ’LV00A devices perform the Boolean function Y = A B or Y = A + B in positive logic.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
QFN − RGY  
SOIC − D  
Reel of 1000  
Tube of 50  
SN74LV00ARGYR  
SN74LV00AD  
LV00A  
LV00A  
Reel of 2500  
Reel of 2000  
Reel of 2000  
Tube of 90  
SN74LV00ADR  
SN74LV00ANSR  
SN74LV00ADBR  
SN74LV00APW  
SN74LV00APWR  
SN74LV00APWT  
SN74LV00ADGVR  
SNJ54LV00AJ  
SOP − NS  
74LV00A  
LV00A  
SSOP − DB  
−40°C to 85°C  
Reel of 2000  
Reel of 250  
Reel of 2000  
Tube of 25  
TSSOP − PW  
LV00A  
TVSOP − DGV  
CDIP − J  
LV00A  
SNJ54LV00AJ  
SNJ54LV00AW  
SNJ54LV00AFK  
−55°C to 125°C  
CFP − W  
Tube of 150  
Tube of 55  
SNJ54LV00AW  
SNJ54LV00AFK  
LCCC - FK  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design  
guidelines are available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2005, Texas Instruments Incorporated  
ꢌ ꢇꢓꢇ ꢚꢢ ꢥ ꢝꢦ ꢠ ꢣ ꢘꢚ ꢝꢢ ꢞ ꢟꢦ ꢦ ꢡ ꢢꢘ ꢣꢛ ꢝꢥ ꢧꢟꢨ ꢩꢚꢞ ꢣꢘ ꢚꢝꢢ ꢜꢣ ꢘꢡ ꢪ ꢎꢦ ꢝꢜꢟ ꢞꢘ ꢛ ꢞꢝ ꢢꢥꢝꢦ ꢠ ꢘꢝ  
ꢛ ꢧꢡ ꢞ ꢚ ꢥꢚ ꢞ ꢣ ꢘ ꢚꢝ ꢢꢛ ꢧꢡ ꢦ ꢘ ꢙꢡ ꢘ ꢡ ꢦꢠ ꢛ ꢝꢥ ꢓꢡꢫ ꢣꢛ ꢒꢢꢛ ꢘꢦ ꢟꢠ ꢡꢢꢘ ꢛ ꢛꢘ ꢣꢢ ꢜꢣꢦ ꢜ ꢬ ꢣꢦ ꢦ ꢣ ꢢꢘꢭꢪ  
ꢎꢦ ꢝ ꢜꢟꢞ ꢘ ꢚ ꢝꢢ ꢧꢦ ꢝ ꢞ ꢡ ꢛ ꢛ ꢚꢢ ꢮ ꢜ ꢝꢡꢛ ꢢꢝꢘ ꢢꢡ ꢞꢡ ꢛꢛ ꢣꢦ ꢚꢩ ꢭ ꢚꢢꢞ ꢩꢟꢜ ꢡ ꢘꢡ ꢛꢘ ꢚꢢꢮ ꢝꢥ ꢣꢩ ꢩ  
ꢧꢣ ꢦ ꢣ ꢠ ꢡ ꢘ ꢡ ꢦ ꢛ ꢪ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74LV00APWR 替代型号

型号 品牌 替代类型 描述 数据表
SN74LV00APWT TI

类似代替

QUADRUPLE 2 INPUT POSITIVE NAND GATES
SN74LV00APW TI

类似代替

QUADRUPLE 2 INPUT POSITIVE NAND GATES
SN74LV00APWG4 TI

类似代替

QUADRUPLE 2 INPUT POSITIVE NAND GATES

与SN74LV00APWR相关器件

型号 品牌 获取价格 描述 数据表
SN74LV00APWRE4 TI

获取价格

QUADRUPLE 2 INPUT POSITIVE NAND GATES
SN74LV00APWRG4 TI

获取价格

QUADRUPLE 2 INPUT POSITIVE NAND GATES
SN74LV00APWT TI

获取价格

QUADRUPLE 2 INPUT POSITIVE NAND GATES
SN74LV00APWTE4 TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SN74LV00APWTG4 TI

获取价格

QUADRUPLE 2 INPUT POSITIVE NAND GATES
SN74LV00ARGYR TI

获取价格

QUADRUPLE 2 INPUT POSITIVE NAND GATES
SN74LV00ARGYRG4 TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SN74LV00D TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SN74LV00DBLE TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SN74LV00DR TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NAND GATES