5秒后页面跳转
SN74AVCBH164245KR PDF预览

SN74AVCBH164245KR

更新时间: 2024-09-15 22:28:23
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器逻辑集成电路输出元件
页数 文件大小 规格书
13页 292K
描述
16 BIT DUAL SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3 STATE OUTPUTS

SN74AVCBH164245KR 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Obsolete零件包装代码:BGA
包装说明:VFBGA-56针数:56
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
Factory Lead Time:1 week风险等级:8.34
Is Samacsys:N控制类型:COMMON CONTROL
计数方向:BIDIRECTIONAL系列:AVC
JESD-30 代码:R-PBGA-B56JESD-609代码:e0
长度:7 mm逻辑集成电路类型:BUS TRANSCEIVER
最大I(ol):0.002 A湿度敏感等级:1
位数:8功能数量:2
端口数量:2端子数量:56
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:VFBGA
封装等效代码:BGA56,6X10,25封装形状:RECTANGULAR
封装形式:GRID ARRAY, VERY THIN PROFILE, FINE PITCH包装方法:TAPE AND REEL
峰值回流温度(摄氏度):240电源:1.5/3.3 V
Prop。Delay @ Nom-Sup:6.8 ns传播延迟(tpd):7.6 ns
认证状态:Not Qualified座面最大高度:1 mm
子类别:Bus Driver/Transceivers最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):1.4 V标称供电电压 (Vsup):1.5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:BALL端子节距:0.65 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
翻译:1.5/3.3V &1.5/3.3V宽度:4.5 mm
Base Number Matches:1

SN74AVCBH164245KR 数据手册

 浏览型号SN74AVCBH164245KR的Datasheet PDF文件第2页浏览型号SN74AVCBH164245KR的Datasheet PDF文件第3页浏览型号SN74AVCBH164245KR的Datasheet PDF文件第4页浏览型号SN74AVCBH164245KR的Datasheet PDF文件第5页浏览型号SN74AVCBH164245KR的Datasheet PDF文件第6页浏览型号SN74AVCBH164245KR的Datasheet PDF文件第7页 
ꢀꢁ ꢂꢃ ꢄꢅꢆꢇ ꢈꢉ ꢊꢃ ꢋꢃ ꢌ  
ꢉ ꢊ ꢍꢇꢎ ꢏ ꢐꢑꢄ ꢒꢍꢀ ꢑꢓꢓꢒꢔ ꢇꢑꢀ ꢏ ꢕꢄꢁꢀ ꢆꢖ ꢎ ꢅꢖ ꢕ  
SCES393A − JUNE 2002 − REVISED MAY 2004  
D
D
Member of the Texas Instruments  
WidebusFamily  
DOCCircuitry Dynamically Changes  
Output Impedance, Resulting in Noise  
D
D
I
Supports Partial-Power-Down Mode  
off  
Operation  
Fully Configurable Dual-Rail Design Allows  
Each Port to Operate Over the Full 1.4-V to  
3.6-V Power-Supply Range  
Reduction Without Speed Degradation  
Dynamic Drive Capability Is Equivalent to  
Standard Outputs With I and I of  
D
D
Bus Hold on Data Inputs Eliminates the  
Need for External Pullup/Pulldown  
Resistors  
OH  
OL  
24 mA at 2.5-V V  
CC  
D
D
D
Control Inputs V /V Levels are  
D
D
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
IH IL  
Referenced to V  
Voltage  
CCB  
If Either V  
Are in the High-Impedance State  
Input Is at GND, Both Ports  
ESD Protection Exceeds JESD 22  
− 2000-V Human-Body Model (A114-A)  
− 200-V Machine Model (A115-A)  
CC  
Overvoltage-Tolerant Inputs/Outputs Allow  
Mixed-Voltage-Mode Data Communications  
− 1000-V Charged-Device Model (C101)  
description/ordering information  
This 16-bit (dual-octal) noninverting bus transceiver uses two separate configurable power-supply rails. The  
A-port is designed to track V . V accepts any supply voltage from 1.4 V to 3.6 V. The B-port is designed  
CCA CCA  
to track V  
. V  
accepts any supply voltage from 1.4 V to 3.6 V. This allows for universal low-voltage  
CCB CCB  
bidirectional translation between any of the 1.5-V, 1.8-V, 2.5-V, and 3.3-V voltage nodes.  
The SN74AVCBH164245 is designed for asynchronous communication between data buses. The device  
transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the  
direction-control (DIR) input. The output-enable (OE) input can be used to disable the outputs so the buses are  
effectively isolated.  
The SN74AVCBH164245 is designed so that the control pins (1DIR, 2DIR, 1OE, and 2OE) are supplied by  
V
.
CCB  
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup  
or pulldown resistors with the bus-hold circuitry is not recommended.  
To ensure the high-impedance state during power up or power down, OE should be tied to V  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
through a pullup  
CCB  
This device is fully specified for partial-power-down applications using I . The I circuitry disables the outputs,  
off  
off  
preventing damaging current backflow through the device when it is powered down. If either V  
both ports are in the high-impedance state.  
input is at GND,  
CC  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
TSSOP − DGG Tape and reel SN74AVCBH164245GR  
AVCBH164245  
WBH4245  
TVSOP − DGV  
VFBGA − GQL  
Tape and reel SN74AVCBH164245VR  
Tape and reel SN74AVCBH164245KR  
−40°C to 85°C  
WBH4245  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines  
are available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
DOC and Widebus are trademarks of Texas Instruments.  
ꢏꢧ  
Copyright 2004, Texas Instruments Incorporated  
ꢣ ꢧ ꢤ ꢣꢜ ꢝꢱ ꢟꢞ ꢢ ꢪꢪ ꢨꢢ ꢠ ꢢ ꢡ ꢧ ꢣ ꢧ ꢠ ꢤ ꢬ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74AVCBH164245KR相关器件

型号 品牌 获取价格 描述 数据表
SN74AVCBH164245VR TI

获取价格

16 BIT DUAL SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3 STATE OUTPU
SN74AVCBH164245ZQLR TI

获取价格

AVC SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PBGA56, GREEN, PLASTIC, VFBGA-56
SN74AVCBH324245 TI

获取价格

32-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPU
SN74AVCBH324245_07 TI

获取价格

32-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPU
SN74AVCBH324245KR TI

获取价格

32-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPU
SN74AVCH16244DGG TI

获取价格

AVC SERIES, QUAD 4-BIT DRIVER, TRUE OUTPUT, PDSO48, PLASTIC, TSSOP-48
SN74AVCH16244DGGR TI

获取价格

AVC SERIES, QUAD 4-BIT DRIVER, TRUE OUTPUT, PDSO48, PLASTIC, TSSOP-48
SN74AVCH16244DGV TI

获取价格

AVC SERIES, QUAD 4-BIT DRIVER, TRUE OUTPUT, PDSO48, TVSOP-48
SN74AVCH16244DGVR TI

获取价格

AVC SERIES, QUAD 4-BIT DRIVER, TRUE OUTPUT, PDSO48, TVSOP-48
SN74AVCH16245DGGR TI

获取价格

AVC SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO48, PLASTIC, TSSOP-48