5秒后页面跳转
SN74AUP3G07DQER PDF预览

SN74AUP3G07DQER

更新时间: 2024-11-16 06:12:55
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器触发器逻辑集成电路光电二极管输出元件PC
页数 文件大小 规格书
13页 276K
描述
LOW-POWER TRIPLE BUFFER/DRIVER WITH OPEN-DRAIN OUTPUTS

SN74AUP3G07DQER 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:QFN
包装说明:HSON, SOLCC8,.04,14针数:8
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:1.64Samacsys Confidence:
Samacsys Status:ReleasedSamacsys PartID:606964
Samacsys Pin Count:8Samacsys Part Category:Integrated Circuit
Samacsys Package Category:OtherSamacsys Footprint Name:SON35P100X140X40-8N
Samacsys Released Date:2017-01-12 12:59:53Is Samacsys:N
计数方向:UNIDIRECTIONAL系列:AUP/ULP/V
JESD-30 代码:R-PDSO-N8JESD-609代码:e4
长度:1.4 mm负载电容(CL):30 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.004 A
湿度敏感等级:1位数:1
功能数量:3端口数量:2
端子数量:8最高工作温度:85 °C
最低工作温度:-40 °C输出特性:OPEN-DRAIN
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:HSON封装等效代码:SOLCC8,.04,14
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, HEAT SINK/SLUG
包装方法:TR峰值回流温度(摄氏度):260
电源:1.2/3.3 V最大电源电流(ICC):0.0009 mA
Prop。Delay @ Nom-Sup:21.9 ns传播延迟(tpd):21.9 ns
认证状态:Not Qualified施密特触发器:NO
座面最大高度:0.4 mm子类别:Gates
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):0.8 V
标称供电电压 (Vsup):1.2 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag)端子形式:NO LEAD
端子节距:0.35 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED翻译:N/A
宽度:1 mmBase Number Matches:1

SN74AUP3G07DQER 数据手册

 浏览型号SN74AUP3G07DQER的Datasheet PDF文件第2页浏览型号SN74AUP3G07DQER的Datasheet PDF文件第3页浏览型号SN74AUP3G07DQER的Datasheet PDF文件第4页浏览型号SN74AUP3G07DQER的Datasheet PDF文件第5页浏览型号SN74AUP3G07DQER的Datasheet PDF文件第6页浏览型号SN74AUP3G07DQER的Datasheet PDF文件第7页 
SN74AUP3G07  
www.ti.com  
SCES780A DECEMBER 2009REVISED DECEMBER 2009  
LOW-POWER TRIPLE BUFFER/DRIVER WITH OPEN-DRAIN OUTPUTS  
Check for Samples: SN74AUP3G07  
1
FEATURES  
Available in the Texas Instruments NanoStar™  
Package  
Optimized for 3.3-V Operation  
3.6-V I/O Tolerant to Support Mixed-Mode  
Signal Operation  
Low Static-Power Consumption  
(ICC = 0.9 μA Maximum)  
tpd = 4.3 ns Maximum at 3.3 V  
Low Dynamic-Power Consumption  
(Cpd = 4.3 pF Typ at 3.3 V)  
Suitable for Point-to-Point Applications  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
Low Input Capacitance (Ci = 1.5 pF Typical)  
Low Noise – Overshoot and Undershoot  
<10% of VCC  
ESD Performance Tested Per JESD 22  
2000-V Human-Body Model  
(A114-B, Class II)  
Ioff Supports Partial-Power-Down Mode  
Operation  
1000-V Charged-Device Model (C101)  
Wide Operating VCC Range of 0.8 V to 3.6 V  
DCU PACKAGE  
(TOP VIEW)  
DQE PACKAGE  
(TOP VIEW)  
RSE PACKAGE  
(TOP VIEW)  
YFP PACKAGE  
(TOP VIEW)  
VCC  
VCC  
1
2
3
4
8
7
6
5
1A  
3Y  
A1  
B1  
C1  
D1  
A2  
B2  
C2  
D2  
VCC  
1 8  
2 7  
3 6  
4 5  
VCC  
1Y  
3A  
2Y  
1
2
3
4
8
7
6
5
1A  
3Y  
1A  
3Y  
1Y  
3A  
2Y  
1Y  
3A  
2Y  
8
1
2
3
7
6
5
1Y  
3A  
2Y  
1A  
3Y  
2A  
2A  
2A  
2A  
GND  
GND  
GND  
4
GND  
See mechanical drawings for dimensions.  
DESCRIPTION/ORDERING INFORMATION  
The AUP family is TI's premier solution to the industry's low-power needs in battery-powered portable  
applications. This family ensures a very low static- and dynamic-power consumption across the entire VCC range  
of 0.8 V to 3.6 V, resulting in increased battery life (see Figure 1). This product also maintains excellent signal  
integrity (see the very low undershoot and overshoot characteristics shown in Figure 2).  
Static-Power Consumption  
(µA)  
Dynamic-Power Consumption  
(pF)  
Switching Characteristics  
at 25 MHz(A)  
100%  
80%  
60%  
40%  
20%  
0%  
100%  
80%  
60%  
40%  
20%  
0%  
3.5  
3.0  
2.5  
2.0  
1.5  
1.0  
0.5  
0.0  
-0.5  
Input  
Output  
3.3-V  
Logic(A)  
3.3-V  
Logic(A)  
AUP  
AUP  
(A)  
20  
25  
Time (ns)  
10 15  
0
5
35 40 45  
30  
Single, dual, and triple gates  
(A) SN74AUP3Gxx data at C = 15 pF.  
L
Figure 1. AUP – The Lowest-Power Family  
Figure 2. Excellent Signal Integrity  
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2009, Texas Instruments Incorporated  
 

SN74AUP3G07DQER 替代型号

型号 品牌 替代类型 描述 数据表
SN74AUP3G07YFPR TI

功能相似

LOW-POWER TRIPLE BUFFER/DRIVER WITH OPEN-DRAIN OUTPUTS
SN74AUP3G07RSER TI

功能相似

LOW-POWER TRIPLE BUFFER/DRIVER WITH OPEN-DRAIN OUTPUTS
SN74AUP3G07DCUR TI

功能相似

LOW-POWER TRIPLE BUFFER/DRIVER WITH OPEN-DRAIN OUTPUTS

与SN74AUP3G07DQER相关器件

型号 品牌 获取价格 描述 数据表
SN74AUP3G07RSER TI

获取价格

LOW-POWER TRIPLE BUFFER/DRIVER WITH OPEN-DRAIN OUTPUTS
SN74AUP3G07YFPR TI

获取价格

LOW-POWER TRIPLE BUFFER/DRIVER WITH OPEN-DRAIN OUTPUTS
SN74AUP3G14 TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER INVERTER
SN74AUP3G14DCUR TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER INVERTER
SN74AUP3G14DQER TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER INVERTER
SN74AUP3G14RSER TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER INVERTER
SN74AUP3G14YFPR TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER INVERTER
SN74AUP3G17 TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER BUFFER
SN74AUP3G17DCUR TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER BUFFER
SN74AUP3G17DQER TI

获取价格

LOW-POWER TRIPLE SCHMITT-TRIGGER BUFFER