5秒后页面跳转
SN74AUP2G240YFPR PDF预览

SN74AUP2G240YFPR

更新时间: 2024-11-16 06:12:55
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器逻辑集成电路输出元件PC
页数 文件大小 规格书
16页 644K
描述
LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS

SN74AUP2G240YFPR 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Active零件包装代码:BGA
包装说明:WCSP-8针数:8
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:1.65Samacsys Confidence:
Samacsys Status:ReleasedSamacsys PartID:606945
Samacsys Pin Count:8Samacsys Part Category:Integrated Circuit
Samacsys Package Category:OtherSamacsys Footprint Name:BGA8C40P2X4_157X77X50
Samacsys Released Date:2017-01-12 12:59:53Is Samacsys:N
控制类型:ENABLE LOW计数方向:UNIDIRECTIONAL
系列:AUP/ULP/VJESD-30 代码:R-XBGA-B8
JESD-609代码:e1长度:1.57 mm
负载电容(CL):30 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.004 A湿度敏感等级:1
位数:1功能数量:2
端口数量:2端子数量:8
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:INVERTED
封装主体材料:UNSPECIFIED封装代码:VFBGA
封装等效代码:BGA8,2X4,16封装形状:RECTANGULAR
封装形式:GRID ARRAY, VERY THIN PROFILE, FINE PITCH包装方法:TR
峰值回流温度(摄氏度):260电源:1.2/3.3 V
最大电源电流(ICC):0.0009 mAProp。Delay @ Nom-Sup:25.5 ns
传播延迟(tpd):25.5 ns认证状态:Not Qualified
座面最大高度:0.5 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):0.8 V
标称供电电压 (Vsup):1.2 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Silver/Copper (Sn/Ag/Cu)端子形式:BALL
端子节距:0.4 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:NOT SPECIFIED翻译:N/A
宽度:0.77 mmBase Number Matches:1

SN74AUP2G240YFPR 数据手册

 浏览型号SN74AUP2G240YFPR的Datasheet PDF文件第2页浏览型号SN74AUP2G240YFPR的Datasheet PDF文件第3页浏览型号SN74AUP2G240YFPR的Datasheet PDF文件第4页浏览型号SN74AUP2G240YFPR的Datasheet PDF文件第5页浏览型号SN74AUP2G240YFPR的Datasheet PDF文件第6页浏览型号SN74AUP2G240YFPR的Datasheet PDF文件第7页 
SN74AUP2G240  
www.ti.com  
SCES760B DECEMBER 2009REVISED MARCH 2010  
LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS  
Check for Samples: SN74AUP2G240  
1
FEATURES  
Available in the Texas Instruments NanoStar™  
Package  
Optimized for 3.3-V Operation  
3.6-V I/O Tolerant to Support Mixed-Mode  
Signal Operation  
Low Static-Power Consumption  
(ICC = 0.9 mA Maximum)  
tpd = 4.7 ns Maximum at 3.3 V  
Low Dynamic-Power Consumption  
(Cpd = 4.2 pF Typ at 3.3 V)  
Suitable for Point-to-Point Applications  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
Low Input Capacitance (Ci = 1.5 pF Typical)  
Low Noise – Overshoot and Undershoot  
<10% of VCC  
ESD Performance Tested Per JESD 22  
2000-V Human-Body Model  
(A114-B, Class II)  
Ioff Supports Partial-Power-Down Mode  
Operation  
1000-V Charged-Device Model (C101)  
Wide Operating VCC Range of 0.8 V to 3.6 V  
DCU PACKAGE  
(TOP VIEW)  
RSE PACKAGE  
(TOP VIEW)  
YFP PACKAGE  
(TOP VIEW)  
DQE PACKAGE  
(TOP VIEW)  
V
8
7
6
5
V
CC  
1
2
3
4
CC  
1OE  
1A  
A1  
B1  
C1  
D1  
A2 VCC  
V
1 8  
2 7  
3 6  
4 5  
1
2
3
4
8
7
6
5
1OE  
1A  
1OE  
1A  
CC  
2OE  
1Y  
B2  
2OE  
2OE  
1Y  
8
1
2
3
7
6
5
2OE  
1Y  
1OE  
1A  
C2  
2Y  
1Y  
2Y  
2Y  
D2  
GND  
2A  
GND  
2A  
GND  
2A  
2A  
2Y  
4
GND  
See mechanical drawings for dimensions.  
DESCRIPTION/ORDERING INFORMATION  
The AUP family is TI's premier solution to the industry's low-power needs in battery-powered portable  
applications. This family ensures a very low static- and dynamic-power consumption across the entire VCC range  
of 0.8 V to 3.6 V, resulting in increased battery life (see Figure 1). This product also maintains excellent signal  
integrity (see the very low undershoot and overshoot characteristics shown in Figure 2).  
Static-Power Consumption  
(µA)  
Dynamic-Power Consumption  
(pF)  
Switching Characteristics  
at 25 MHz(A)  
100%  
80%  
60%  
40%  
20%  
0%  
100%  
80%  
60%  
40%  
20%  
0%  
3.5  
3.0  
2.5  
2.0  
1.5  
1.0  
0.5  
0.0  
-0.5  
Input  
Output  
3.3-V  
Logic(A)  
3.3-V  
Logic(A)  
AUP  
AUP  
(A)  
20  
25  
Time (ns)  
10 15  
0
5
35 40 45  
30  
Single, dual, and triple gates  
(A) SN74AUP2Gxx data at C = 15 pF.  
L
Figure 1. AUP – The Lowest-Power Family  
Figure 2. Excellent Signal Integrity  
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2009–2010, Texas Instruments Incorporated  
 

SN74AUP2G240YFPR 替代型号

型号 品牌 替代类型 描述 数据表
SN74AUP2G240DQER TI

完全替代

LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS
SN74AUP2G240DCUR TI

完全替代

LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS

与SN74AUP2G240YFPR相关器件

型号 品牌 获取价格 描述 数据表
SN74AUP2G241 TI

获取价格

LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS
SN74AUP2G241DCUR TI

获取价格

LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS
SN74AUP2G241DQER TI

获取价格

LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS
SN74AUP2G241RSER TI

获取价格

LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS
SN74AUP2G241YFPR TI

获取价格

LOW-POWER DUAL BUFFER/DRIVER WITH 3-STATE OUTPUTS
SN74AUP2G32 TI

获取价格

LOW-POWER DUAL 2-INPUT POSITIVE-OR GATE
SN74AUP2G32DCUR TI

获取价格

LOW-POWER DUAL 2-INPUT POSITIVE-OR GATE
SN74AUP2G32DQER TI

获取价格

LOW-POWER DUAL 2-INPUT POSITIVE-OR GATE
SN74AUP2G32RSER TI

获取价格

LOW-POWER DUAL 2-INPUT POSITIVE-OR GATE
SN74AUP2G32YFPR TI

获取价格

LOW-POWER DUAL 2-INPUT POSITIVE-OR GATE