5秒后页面跳转
SN74ALVCH16841DL PDF预览

SN74ALVCH16841DL

更新时间: 2024-11-19 23:09:43
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器锁存器逻辑集成电路光电二极管输出元件
页数 文件大小 规格书
10页 135K
描述
20-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

SN74ALVCH16841DL 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SSOP
包装说明:0.300 INCH, GREEN, PLASTIC, SSOP-56针数:56
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:1.24Is Samacsys:N
控制类型:ENABLE LOW/HIGH系列:ALVC/VCX/A
JESD-30 代码:R-PDSO-G56JESD-609代码:e4
长度:18.41 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.024 A
湿度敏感等级:1位数:10
功能数量:2端口数量:2
端子数量:56最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装等效代码:SSOP56,.4
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
包装方法:TUBE峰值回流温度(摄氏度):260
电源:3.3 V最大电源电流(ICC):0.04 mA
Prop。Delay @ Nom-Sup:3.9 ns传播延迟(tpd):5.6 ns
认证状态:Not Qualified座面最大高度:2.79 mm
子类别:Bus Driver/Transceiver最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.635 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
翻译:N/A宽度:7.49 mm
Base Number Matches:1

SN74ALVCH16841DL 数据手册

 浏览型号SN74ALVCH16841DL的Datasheet PDF文件第2页浏览型号SN74ALVCH16841DL的Datasheet PDF文件第3页浏览型号SN74ALVCH16841DL的Datasheet PDF文件第4页浏览型号SN74ALVCH16841DL的Datasheet PDF文件第5页浏览型号SN74ALVCH16841DL的Datasheet PDF文件第6页浏览型号SN74ALVCH16841DL的Datasheet PDF文件第7页 
SN74ALVCH16841  
20-BIT BUS-INTERFACE D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES043D – JULY 1995 – REVISED FEBRUARY 1999  
DGG OR DL PACKAGE  
(TOP VIEW)  
Member of the Texas Instruments  
Widebus Family  
EPIC (Enhanced-Performance Implanted  
CMOS) Submicron Process  
1
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
1OE  
1Q1  
1Q2  
GND  
1Q3  
1Q4  
1LE  
1D1  
1D2  
GND  
1D3  
1D4  
2
ESD Protection Exceeds 2000 V Per  
MIL-STD-883, Method 3015; Exceeds 200 V  
Using Machine Model (C = 200 pF, R = 0)  
3
4
5
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
6
7
V
V
CC  
CC  
Bus Hold on Data Inputs Eliminates the  
Need for External Pullup/Pulldown  
Resistors  
8
1Q5  
1Q6  
1Q7  
GND  
1Q8  
1Q9  
1Q10  
2Q1  
2Q2  
2Q3  
GND  
2Q4  
2Q5  
2Q6  
1D5  
1D6  
1D7  
GND  
1D8  
1D9  
1D10  
2D1  
2D2  
2D3  
GND  
2D4  
2D5  
2D6  
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
Package Options Include Plastic 300-mil  
Shrink Small-Outline (DL) and Thin Shrink  
Small-Outline (DGG) Packages  
description  
This 20-bit bus-interface D-type latch is designed  
for 1.65-V to 3.6-V V operation.  
CC  
The SN74ALVCH16841 features 3-state outputs  
designed specifically for driving highly capacitive  
or relatively low-impedance loads. This device is  
particularly suitable for implementing buffer  
registers, unidirectional bus drivers, and working  
registers.  
V
V
CC  
CC  
2Q7  
2Q8  
GND  
2Q9  
2Q10  
2OE  
2D7  
2D8  
GND  
2D9  
2D10  
2LE  
TheSN74ALVCH16841 can be used as two 10-bit  
latches or one 20-bit latch. The 20 latches are  
transparent D-type latches. The device has  
noninverting data (D) inputs and provides true  
data at its outputs. While the latch-enable (1LE or  
2LE) input is high, the Q outputs of the  
corresponding 10-bit latch follow the D inputs.  
When LE is taken low, the Q outputs are latched  
at the levels set up at the D inputs.  
A buffered output-enable (1OE or 2OE) input can be used to place the outputs of the corresponding 10-bit latch  
in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state,  
the outputs neither load nor drive the bus lines significantly.  
OE does not affect the internal operation of the latches. Old data can be retained or new data can be entered  
while the outputs are in the high-impedance state.  
To ensure the high-impedance state during power up or power down, OE should be tied to V through a pullup  
CC  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.  
The SN74ALVCH16841 is characterized for operation from –40°C to 85°C.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Widebus and EPIC are trademarks of Texas Instruments Incorporated.  
Copyright 1999, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74ALVCH16841DL 替代型号

型号 品牌 替代类型 描述 数据表
SN74ALVCH16841DLR TI

类似代替

具有三态输出的 9 位总线接口 D 类锁存器 | DL | 56 | -40 to 85
SN74ALVCH162841DL TI

类似代替

20-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

与SN74ALVCH16841DL相关器件

型号 品牌 获取价格 描述 数据表
SN74ALVCH16841DLR TI

获取价格

具有三态输出的 9 位总线接口 D 类锁存器 | DL | 56 | -40 to 85
SN74ALVCH16843DGGR TI

获取价格

ALVC/VCX/A SERIES, DUAL 9-BIT DRIVER, TRUE OUTPUT, PDSO56, PLASTIC, TSSOP-56
SN74ALVCH16843DLR TI

获取价格

ALVC/VCX/A SERIES, DUAL 9-BIT DRIVER, TRUE OUTPUT, PDSO56, 0.300 INCH, PLASTIC, SSOP-56
SN74ALVCH16863 TI

获取价格

18-BIT TRANSCEIVER WITH 3-STATE OUTPUTS
SN74ALVCH16863_09 TI

获取价格

18-BIT TRANSCEIVER WITH 3-STATE OUTPUTS
SN74ALVCH16863DGG TI

获取价格

18-BIT TRANSCEIVER WITH 3-STATE OUTPUTS
SN74ALVCH16863DGGR ROCHESTER

获取价格

ALVC/VCX/A SERIES, DUAL 9-BIT TRANSCEIVER, TRUE OUTPUT, PDSO56, PLASTIC, TSSOP-56
SN74ALVCH16863DGGR TI

获取价格

18-BIT TRANSCEIVER WITH 3-STATE OUTPUTS
SN74ALVCH16863DL TI

获取价格

18-BIT TRANSCEIVER WITH 3-STATE OUTPUTS
SN74ALVCH16863DL ROCHESTER

获取价格

ALVC/VCX/A SERIES, DUAL 9-BIT TRANSCEIVER, TRUE OUTPUT, PDSO56, 0.300 INCH, PLASTIC, SSOP-