5秒后页面跳转
SN74ALVC16269DLR PDF预览

SN74ALVC16269DLR

更新时间: 2024-11-06 13:00:35
品牌 Logo 应用领域
德州仪器 - TI 总线收发器输出元件
页数 文件大小 规格书
9页 164K
描述
12-Bit To 24-Bit Registered Bus Transceiver With 3-State Outputs SN74ALVC16269 56-SSOP -40 to 85

SN74ALVC16269DLR 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:SSOP
包装说明:SSOP, SSOP56,.4针数:56
Reach Compliance Code:not_compliant风险等级:5.92
其他特性:SYNCHRONOUS O/P ENABLES; COMMON CLOCK ENABLE FOR EACH REGISTER IN A TO B PATH系列:ALVC/VCX/A
JESD-30 代码:R-PDSO-G56长度:18.415 mm
逻辑集成电路类型:BUS EXCHANGER位数:12
功能数量:1端口数量:3
端子数量:56最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SSOP封装等效代码:SSOP56,.4
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
传播延迟(tpd):8.8 ns认证状态:Not Qualified
座面最大高度:2.79 mm子类别:Other Logic ICs
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):2.3 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:0.635 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7.49 mmBase Number Matches:1

SN74ALVC16269DLR 数据手册

 浏览型号SN74ALVC16269DLR的Datasheet PDF文件第2页浏览型号SN74ALVC16269DLR的Datasheet PDF文件第3页浏览型号SN74ALVC16269DLR的Datasheet PDF文件第4页浏览型号SN74ALVC16269DLR的Datasheet PDF文件第5页浏览型号SN74ALVC16269DLR的Datasheet PDF文件第6页浏览型号SN74ALVC16269DLR的Datasheet PDF文件第7页 
ꢀꢁꢂ ꢃ ꢄ ꢅꢆ ꢇꢈ ꢉꢊ ꢉꢋ  
ꢈ ꢊ ꢌꢍꢎ ꢏ ꢏ ꢐ ꢊ ꢃ ꢌꢍꢎ ꢏ ꢑꢒꢓ ꢎ ꢀꢏ ꢒꢑꢒꢔ ꢍꢕꢀ ꢏ ꢑꢄꢁ ꢀꢇ ꢒ ꢎꢆ ꢒ ꢑ  
ꢖ ꢎꢏ ꢗ ꢘ ꢌꢀꢏꢄꢏ ꢒ ꢐ ꢕꢏ ꢙꢕ ꢏꢀ  
SCAS417B − OCTOBER 1993 − REVISED JULY 1995  
DGG OR DL PACKAGE  
(TOP VIEW)  
D EPIC (Enhanced-Performance Implanted  
CMOS) Submicron Process  
D Member of the Texas Instruments  
D ESD Protection Exceeds 2000 V Per  
MIL-STD-883C, Method 3015; Exceeds  
200 V Using Machine Model  
OEA  
OEB1  
2B3  
GND  
2B2  
1
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
OEB2  
CLKENA2  
2B4  
GND  
2B5  
WidebusFamily  
2
3
4
5
(C = 200 pF, R = 0)  
2B1  
6
2B6  
D Latch-Up Performance Exceeds 250 mA  
V
7
V
CC  
CC  
Per JEDEC Standard JESD-17  
A1  
A2  
A3  
GND  
A4  
A5  
A6  
A7  
A8  
8
2B7  
2B8  
2B9  
D Bus Hold on Data Inputs Eliminates  
the Need for External Pullup/Pulldown  
Resistors  
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
GND  
2B10  
2B11  
2B12  
1B12  
1B11  
1B10  
GND  
1B9  
D Package Options Include Plastic Shrink  
Small-Outline (DL) and Thin Shrink  
Small-Outline (DGG) Packages  
description  
A9  
The SN74ALVC16269 is a 12-bit to 24-bit  
registered bus transceiver, which is intended  
for applications where two separate ports  
must be multiplexed onto, or demultiplexed  
from, a single port. The device is particularly  
suitable as an interface between synchronous  
DRAMs and high-speed microprocessors. The  
SN74ALVC16269 is designed specifically for  
GND  
A10  
A11  
A12  
1B8  
1B7  
V
V
CC  
CC  
1B1  
1B2  
GND  
1B3  
NC  
1B6  
1B5  
GND  
1B4  
CLKENA1  
CLK  
low-voltage (3.3-V) V  
2.5-V, 2.7-V, and 3.3-V V  
operation; it is tested at  
CC  
.
CC  
Data is stored in the internal B-port registers on  
the low-to-high transition of the clock (CLK) input  
when the appropriate clock-enable (CLKENA)  
inputs are low. Proper control of these inputs  
allows two sequential 12-bit words to be  
presented as a 24-bit word on the B port. For data  
SEL  
NC − No internal connection  
transfer in the B-to-A direction, a single storage register is provided. The select (SEL) line selects 1B or 2B data  
for the A outputs. The register on the A output permits the fastest possible data transfer, thus extending the  
period that the data is valid on the bus. The control terminals are registered so that all transactions are  
synchronous with CLK. Data flow is controlled by the active-low output enables (OEA, OEB1, OEB2).  
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.  
The SN74ALVC16269 is available in TI’s shrink small-outline (DL) and thin shrink small-outline (DGG)  
packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the  
same printed-circuit-board area.  
The SN74ALVC16269 is characterized for operation from 40°C to 85°C.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
EPIC and Widebus are trademarks of Texas Instruments Incorporated.  
ꢏꢥ  
Copyright 1995, Texas Instruments Incorporated  
ꢡ ꢥ ꢢ ꢡꢚ ꢛꢯ ꢝꢜ ꢠ ꢨꢨ ꢦꢠ ꢞ ꢠ ꢟ ꢥ ꢡ ꢥ ꢞ ꢢ ꢪ  
ꢣꢥ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443  

与SN74ALVC16269DLR相关器件

型号 品牌 获取价格 描述 数据表
SN74ALVC16270 TI

获取价格

12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS
SN74ALVC16270DGGR TI

获取价格

ALVC/VCX/A SERIES, 12-BIT EXCHANGER, TRUE OUTPUT, PDSO56, PLASTIC, TSSOP-56
SN74ALVC16270DL TI

获取价格

12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS
SN74ALVC16270DLR TI

获取价格

12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS
SN74ALVC16271DGG TI

获取价格

ALVC/VCX/A SERIES, 12-BIT EXCHANGER, TRUE OUTPUT, PDSO56
SN74ALVC16271DGGR TI

获取价格

ALVC/VCX/A SERIES, 12-BIT EXCHANGER, TRUE OUTPUT, PDSO56
SN74ALVC16271DL ETC

获取价格

Bus Exchanger
SN74ALVC16271DLR TI

获取价格

ALVC/VCX/A SERIES, 12-BIT EXCHANGER, TRUE OUTPUT, PDSO56
SN74ALVC16272DGGR ETC

获取价格

Bus Exchanger
SN74ALVC16272DL ETC

获取价格

Bus Exchanger