5秒后页面跳转
SN74ALVC162601DGG PDF预览

SN74ALVC162601DGG

更新时间: 2024-09-15 13:01:03
品牌 Logo 应用领域
德州仪器 - TI 总线收发器输出元件
页数 文件大小 规格书
9页 140K
描述
ALVC/VCX/A SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56

SN74ALVC162601DGG 技术参数

生命周期:Obsolete包装说明:TSSOP,
Reach Compliance Code:unknown风险等级:5.38
其他特性:WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; WITH CLOCK ENABLE系列:ALVC/VCX/A
JESD-30 代码:R-PDSO-G56长度:14 mm
逻辑集成电路类型:REGISTERED BUS TRANSCEIVER位数:18
功能数量:1端口数量:2
端子数量:56最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE WITH SERIES RESISTOR
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.7 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
宽度:6.1 mmBase Number Matches:1

SN74ALVC162601DGG 数据手册

 浏览型号SN74ALVC162601DGG的Datasheet PDF文件第2页浏览型号SN74ALVC162601DGG的Datasheet PDF文件第3页浏览型号SN74ALVC162601DGG的Datasheet PDF文件第4页浏览型号SN74ALVC162601DGG的Datasheet PDF文件第5页浏览型号SN74ALVC162601DGG的Datasheet PDF文件第6页浏览型号SN74ALVC162601DGG的Datasheet PDF文件第7页 
ꢀꢁ ꢂꢃ ꢄꢅꢆ ꢇꢈ ꢉꢊ ꢉꢋ ꢈ  
ꢈ ꢌ ꢍꢎꢏ ꢐꢑ ꢒꢁꢏ ꢆꢓꢔꢀ ꢄꢅꢑꢎ ꢒꢀꢑ ꢐꢔꢄ ꢁꢀ ꢇ ꢓꢏ ꢆ ꢓꢔ  
ꢕ ꢏꢐ ꢖꢑ ꢗ ꢍꢀꢐꢄꢐ ꢓꢑ ꢘꢒ ꢐꢙ ꢒꢐ ꢀ  
SCAS376 − MARCH 1994  
DGG OR DL PACKAGE  
(TOP VIEW)  
Member of the Texas Instruments  
WidebusFamily  
UBT (Universal Bus Transceiver)  
Combines D-Type Latches and D-Type  
Flip-Flops for Operation in Transparent,  
Latched, Clocked, or Clock-Enabled Mode  
OEAB  
LEAB  
A1  
GND  
A2  
CLKENAB  
1
2
3
4
5
6
7
8
9
56  
55 CLKAB  
54 B1  
53 GND  
52 B2  
EPIC (Enhanced-Performance Implanted  
CMOS) Submicron Process  
A3  
51 B3  
Bus-Hold Data Inputs Eliminate the Need  
V
50  
V
CC  
A4  
CC  
for External Pullup Resistors on All I/O Pins  
49 B4  
Package Options Include Plastic 300-mil  
Shrink Small-Outline (DL) and Thin Shrink  
Small-Outline (DGG) Packages  
A5  
48 B5  
A6 10  
47 B6  
GND 11  
A7 12  
46 GND  
45 B7  
description  
A8 13  
44 B8  
A9 14  
43 B9  
This 18-bit universal bus transceiver is designed  
for 2.7-V to 3.6-V V operation.  
A10 15  
A11 16  
A12 17  
GND 18  
A13 19  
A14 20  
A15 21  
42 B10  
41 B11  
40 B12  
39 GND  
38 B13  
37 B14  
36 B15  
CC  
The SN74ALVC162601 combines D-type latches  
and D-type flip-flops to allow data flow in  
transparent, latched, and clocked modes.  
Data flow in each direction is controlled by  
output-enable (OEAB and OEBA), latch-enable  
(LEAB and LEBA), and clock (CLKAB and  
CLKBA) inputs. The clock can be controlled by the  
clock-enable (CLKENAB and CLKENBA) inputs.  
For A-to-B data flow, the device operates in the  
transparent mode when LEAB is high. When  
LEAB is low, the A data is latched if CLKAB is held  
at a high or low logic level. If LEAB is low, the A-bus  
data is stored in the latch/flip-flop on the  
high-to-low transition of CLKAB. Output enable  
OEAB is active low. When OEAB is low, the  
outputs are active. When OEAB is high, the  
outputs are in the high-impedance state.  
V
22  
35  
V
CC  
CC  
A16 23  
A17 24  
GND 25  
A18 26  
OEBA 27  
LEBA 28  
34 B16  
33 B17  
32 GND  
31 B18  
30 CLKBA  
29 CLKENBA  
Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, CLKBA, and CLKENBA.  
The B-port outputs, include 25-series resistors to reduce overshoot and undershoot.  
The SN74ALVC162601 is available in TI’s shrink small-outline (DL) and thin shrink small-outline (DGG)  
packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same  
printed-circuit-board area.  
The SN74ALVC162601 is characterized for operation from 40°C to 85°C.  
EPIC, UBT, and Widebus are trademarks of Texas Instruments Incorporated.  
ꢧꢤ ꢥ ꢛ ꢫꢜ ꢦꢩ ꢡ ꢥ ꢤ ꢞꢝ ꢧꢤ ꢪ ꢤ ꢬꢞ ꢦꢠꢤ ꢜꢢꢭ ꢇ ꢩꢡ ꢟꢡ ꢣꢢ ꢤꢟ ꢛꢥ ꢢꢛ ꢣ ꢧꢡ ꢢꢡ ꢡꢜ ꢧ ꢞꢢ ꢩꢤꢟ  
Copyright 1994, Texas Instruments Incorporated  
ꢣ ꢩꢡ ꢜ ꢫꢤ ꢞꢟ ꢧꢛ ꢥ ꢣ ꢞꢜ ꢢꢛ ꢜꢨꢤ ꢢ ꢩꢤ ꢥ ꢤ ꢦꢟ ꢞꢧ ꢨꢣꢢ ꢥ ꢯ ꢛꢢꢩ ꢞꢨꢢ ꢜꢞꢢ ꢛꢣꢤ ꢭ  
9−1  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443  

与SN74ALVC162601DGG相关器件

型号 品牌 获取价格 描述 数据表
SN74ALVC162601DGGR TI

获取价格

暂无描述
SN74ALVC162601DL TI

获取价格

18-Bit Universal Bus Transceiver With 3-State Outputs 56-SSOP -40 to 85
SN74ALVC162601DLR TI

获取价格

18-Bit Universal Bus Transceiver With 3-State Outputs 56-SSOP -40 to 85
SN74ALVC16260DGG TI

获取价格

ALVC/VCX/A SERIES, 12 MULTIPLEXER AND DEMUX/DECODER, PDSO56, TSSOP-56
SN74ALVC16260DGGR ETC

获取价格

Bus Exchanger
SN74ALVC16260DL TI

获取价格

12-BIT TO 24-BIT MULTIPLEXED D-TYPE LATCH WITH 3-STATE OUTPUTS
SN74ALVC16260DLR TI

获取价格

暂无描述
SN74ALVC16269 TI

获取价格

12-BIT TO 24-BIT REGISTERED BUS TRANSCEIVER WITH 3-STATE OUTPUTS
SN74ALVC16269DGG TI

获取价格

ALVC/VCX/A SERIES, 12-BIT EXCHANGER, TRUE OUTPUT, PDSO56, PLASTIC, TSSOP-56
SN74ALVC16269DGGR ETC

获取价格

Bus Exchanger