5秒后页面跳转
SN74AHCT367PWR PDF预览

SN74AHCT367PWR

更新时间: 2024-10-01 23:09:43
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器逻辑集成电路光电二极管输出元件
页数 文件大小 规格书
6页 102K
描述
HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

SN74AHCT367PWR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP16,.25针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:1.18其他特性:ONE FUNCTION WITH TWO BITS
控制类型:ENABLE LOW计数方向:UNIDIRECTIONAL
系列:AHCT/VHCT/VTJESD-30 代码:R-PDSO-G16
JESD-609代码:e4长度:5 mm
负载电容(CL):50 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.008 A湿度敏感等级:1
位数:6功能数量:1
端口数量:2端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH包装方法:TR
峰值回流温度(摄氏度):260电源:5 V
最大电源电流(ICC):0.04 mAProp。Delay @ Nom-Sup:6.5 ns
传播延迟(tpd):6.5 ns认证状态:Not Qualified
座面最大高度:1.2 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED翻译:N/A
宽度:4.4 mmBase Number Matches:1

SN74AHCT367PWR 数据手册

 浏览型号SN74AHCT367PWR的Datasheet PDF文件第2页浏览型号SN74AHCT367PWR的Datasheet PDF文件第3页浏览型号SN74AHCT367PWR的Datasheet PDF文件第4页浏览型号SN74AHCT367PWR的Datasheet PDF文件第5页浏览型号SN74AHCT367PWR的Datasheet PDF文件第6页 
SN54AHCT367, SN74AHCT367  
HEX BUFFERS AND LINE DRIVERS  
WITH 3-STATE OUTPUTS  
SCLS418F – JUNE 1998 – REVISED MAY 2002  
SN54AHCT367 . . . J OR W PACKAGE  
SN74AHCT367 . . . D, DB, DGV, N, NS, OR PW PACKAGE  
(TOP VIEW)  
Inputs Are TTL-Voltage Compatible  
True Outputs  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
1OE  
1A1  
1Y1  
1A2  
1Y2  
1A3  
1Y3  
GND  
V
CC  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
2OE  
2A2  
2Y2  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
12 2A1  
– 1000-V Charged-Device Model (C101)  
11  
10  
9
2Y1  
1A4  
1Y4  
description  
The ’AHCT367 devices are designed specifically  
to improve both the performance and density of  
3-state memory address drivers, clock drivers,  
and bus-oriented receivers and transmitters.  
These devices are organized as dual 4-line  
and 2-line buffers/drivers with active-low  
output-enable (1OE and 2OE) inputs. When OE is  
low, the device passes noninverted data from the  
A inputs to the Y outputs. When OE is high, the  
outputs are in the high-impedance state.  
SN54AHCT367 . . . FK PACKAGE  
(TOP VIEW)  
3
2
1
20 19  
18  
2A2  
2Y2  
NC  
1Y1  
1A2  
NC  
4
5
6
7
8
17  
16  
15 2A1  
14  
9 10 11 12 13  
1Y2  
1A3  
To ensure the high-impedance state during power  
2Y1  
up or power down, OE should be tied to V  
CC  
through a pullup resistor; the minimum value of  
the resistor is determined by the current-sinking  
capability of the driver.  
NC – No internal connection  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
PDIP – N  
SOIC – D  
Tube  
SN74AHCT367N  
SN74AHCT367N  
Tube  
SN74AHCT367D  
AHCT367  
Tape and reel  
Tape and reel  
Tape and reel  
Tape and reel  
Tape and reel  
Tube  
SN74AHCT367DR  
SN74AHCT367NSR  
SN74AHCT367DBR  
SN74AHCT367PWR  
–40°C to 85°C  
SOP – NS  
AHCT367  
HB367  
SSOP – DB  
TSSOP – PW  
TVSOP – DGV  
CDIP – J  
HB367  
SN74AHCT367DGVR HB367  
SNJ54AHCT367J  
SNJ54AHCT367W  
SNJ54AHCT367FK  
SNJ54AHCT367J  
–55°C to 125°C  
CFP – W  
Tube  
SNJ54AHCT367W  
SNJ54AHCT367FK  
LCCC – FK  
Tube  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines  
are available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2002, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74AHCT367PWR 替代型号

型号 品牌 替代类型 描述 数据表
SN74AHCT367DBRE4 TI

完全替代

HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS
SN74AHCT367DGVR TI

完全替代

HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS
SN74AHCT367PW TI

类似代替

HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

与SN74AHCT367PWR相关器件

型号 品牌 获取价格 描述 数据表
SN74AHCT367PWRE4 TI

获取价格

HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS
SN74AHCT367PWRG4 TI

获取价格

AHCT/VHCT/VT SERIES, 6-BIT DRIVER, TRUE OUTPUT, PDSO16, GREEN, PLASTIC, TSSOP-16
SN74AHCT373 TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHCT373DB TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHCT373DBLE TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHCT373DBR TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHCT373DBRE4 TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHCT373DBRG4 TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHCT373DGV TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHCT373DGVR TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS