5秒后页面跳转
SN74AC563PWE4 PDF预览

SN74AC563PWE4

更新时间: 2024-11-08 22:14:19
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器锁存器逻辑集成电路光电二极管输出元件
页数 文件大小 规格书
13页 391K
描述
OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS

SN74AC563PWE4 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:TSSOP
包装说明:GREEN, PLASTIC, TSSOP-20针数:20
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.37Is Samacsys:N
系列:ACJESD-30 代码:R-PDSO-G20
JESD-609代码:e4长度:6.5 mm
负载电容(CL):50 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.012 A湿度敏感等级:1
位数:8功能数量:1
端口数量:2端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:INVERTED
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP20,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH包装方法:TUBE
峰值回流温度(摄氏度):260电源:3.3/5 V
Prop。Delay @ Nom-Sup:15 ns传播延迟(tpd):15 ns
认证状态:Not Qualified座面最大高度:1.2 mm
子类别:FF/Latches最大供电电压 (Vsup):6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:4.4 mmBase Number Matches:1

SN74AC563PWE4 数据手册

 浏览型号SN74AC563PWE4的Datasheet PDF文件第2页浏览型号SN74AC563PWE4的Datasheet PDF文件第3页浏览型号SN74AC563PWE4的Datasheet PDF文件第4页浏览型号SN74AC563PWE4的Datasheet PDF文件第5页浏览型号SN74AC563PWE4的Datasheet PDF文件第6页浏览型号SN74AC563PWE4的Datasheet PDF文件第7页 
ꢊ ꢅꢋꢄꢌ ꢍꢎꢋ ꢏꢐ ꢑ ꢋ ꢒꢄꢁꢀ ꢐꢄꢒꢑ ꢁꢋ ꢌꢄꢋꢅ ꢓ ꢑ  
ꢔ ꢕꢋ ꢓ ꢇ ꢎꢀꢋꢄꢋ ꢑ ꢊ ꢖꢋ ꢐꢖ ꢋ  
SCAS552C − NOVEMBER 1995 − REVISED OCTOBER 2003  
SN54AC563 . . . J OR W PACKAGE  
SN74AC563 . . . DB, DW, N, NS, OR PW PACKAGE  
(TOP VIEW)  
D
D
D
D
2-V to 6-V V  
Operation  
CC  
Inputs Accept Voltages to 6 V  
Max t of 9 ns at 5 V  
pd  
3-State Inverting Outputs Drive Bus Lines  
Directly  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
OE  
1D  
2D  
3D  
4D  
5D  
6D  
7D  
8D  
V
CC  
1Q  
2Q  
3Q  
4Q  
5Q  
6Q  
7Q  
8Q  
LE  
D
Full Parallel Access for Loading  
D
Flow-Through Architecture to Optimize  
PCB Layout  
description/ordering information  
The ’AC563 devices are octal D-type transparent  
latches with 3-state outputs. When the  
latch-enable (LE) input is high, the Q outputs  
follow the complements of the data (D) inputs.  
When LE is taken low, the Q outputs are latched  
at the inverse logic levels set up at the D inputs.  
GND  
SN54AC563 . . . FK PACKAGE  
(TOP VIEW)  
A buffered output-enable (OE) input can be used  
to place the eight outputs in either a normal logic  
state (high or low logic levels) or the  
high-impedance state. In the high-impedance  
state, the outputs neither load nor drive the bus  
lines significantly. The high-impedance state and  
increased drive provide the capability to drive bus  
lines without need for interface or pullup  
components.  
3
2
1
20 19  
18  
3D  
4D  
5D  
6D  
7D  
2Q  
17 3Q  
4
5
6
7
8
16  
15  
14  
4Q  
5Q  
6Q  
9 10 11 12 13  
OE does not affect internal operations of the  
latches. Old data can be retained or new data can  
be entered while the outputs are in the  
high-impedance state.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
PDIP − N  
Tube  
SN74AC563N  
SN74AC563N  
Tube  
SN74AC563DW  
SN74AC563DWR  
SN74AC563NSR  
SN74AC563DBR  
SN74AC563PW  
SN74AC563PWR  
SNJ54AC563J  
SOIC − DW  
AC563  
Tape and reel  
Tape and reel  
Tape and reel  
Tube  
SOP − NS  
AC563  
AC563  
−40°C to 85°C  
−55°C to 125°C  
SSOP − DB  
TSSOP − PW  
AC563  
Tape and reel  
Tube  
CDIP − J  
CFP − W  
LCCC − FK  
SNJ54AC563J  
SNJ54AC563W  
SNJ54AC563FK  
Tube  
SNJ54AC563W  
SNJ54AC563FK  
Tube  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are  
available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2003, Texas Instruments Incorporated  
ꢖ ꢁ ꢌꢑꢀꢀ ꢊ ꢋꢓ ꢑꢒꢔ ꢕꢀ ꢑ ꢁ ꢊꢋꢑꢍ ꢗꢘ ꢙꢚ ꢛꢜꢝ ꢞꢟꢠ ꢡꢗ ꢝꢜ ꢡꢗꢢ ꢙꢡꢚ ꢐꢒ ꢊ ꢍ ꢖ ꢅꢋ ꢕꢊ ꢁ  
ꢥꢢ ꢤ ꢢ ꢟ ꢠ ꢗ ꢠ ꢤ ꢚ ꢨ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74AC563PWE4相关器件

型号 品牌 获取价格 描述 数据表
SN74AC563PWG4 TI

获取价格

AC SERIES, 8-BIT DRIVER, INVERTED OUTPUT, PDSO20, GREEN, PLASTIC, TSSOP-20
SN74AC563PWLE TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN74AC563PWR TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN74AC563PWRE4 TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN74AC563PWRE4 ROCHESTER

获取价格

Bus Driver, AC Series, 1-Func, 8-Bit, Inverted Output, CMOS, PDSO20, GREEN, PLASTIC, TSSOP
SN74AC563PWRG4 ROCHESTER

获取价格

Bus Driver, AC Series, 1-Func, 8-Bit, Inverted Output, CMOS, PDSO20, GREEN, PLASTIC, TSSOP
SN74AC564 TI

获取价格

OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS
SN74AC564DB TI

获取价格

OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS
SN74AC564DBLE TI

获取价格

OCTAL D-TYPE EDGE-TRIGGERDE FLIP-FLOPS WITH 3-STATE OUTPUTS
SN74AC564DBR TI

获取价格

OCTAL D-TYPE EDGE-TRIGGERDE FLIP-FLOPS WITH 3-STATE OUTPUTS