5秒后页面跳转
SN74AC534NSR PDF预览

SN74AC534NSR

更新时间: 2024-11-18 05:04:55
品牌 Logo 应用领域
德州仪器 - TI 触发器输出元件
页数 文件大小 规格书
15页 567K
描述
OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SN74AC534NSR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP20,.3针数:20
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:1.61控制类型:INDEPENDENT CONTROL
计数方向:UNIDIRECTIONAL系列:AC
JESD-30 代码:R-PDSO-G20JESD-609代码:e4
长度:12.6 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大频率@ Nom-Sup:70000000 Hz
最大I(ol):0.024 A湿度敏感等级:1
位数:8功能数量:1
端口数量:2端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:INVERTED
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP20,.3封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TR
峰值回流温度(摄氏度):260电源:3.3/5 V
最大电源电流(ICC):0.04 mAProp。Delay @ Nom-Sup:16 ns
传播延迟(tpd):16 ns认证状态:Not Qualified
座面最大高度:2 mm子类别:FF/Latches
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED翻译:N/A
触发器类型:POSITIVE EDGE宽度:5.3 mm

SN74AC534NSR 数据手册

 浏览型号SN74AC534NSR的Datasheet PDF文件第2页浏览型号SN74AC534NSR的Datasheet PDF文件第3页浏览型号SN74AC534NSR的Datasheet PDF文件第4页浏览型号SN74AC534NSR的Datasheet PDF文件第5页浏览型号SN74AC534NSR的Datasheet PDF文件第6页浏览型号SN74AC534NSR的Datasheet PDF文件第7页 
ꢉ ꢅꢊꢄꢋ ꢌꢍ ꢎꢌ ꢏꢊꢐ ꢑꢎ ꢎꢌ ꢐꢌꢍ ꢍꢏꢊ ꢒꢓ ꢌ ꢔ ꢋꢑ ꢓ ꢏꢔ ꢋꢉ ꢓ  
ꢕ ꢑꢊ ꢖ ꢆ ꢏꢀꢊꢄꢊ ꢌ ꢉ ꢗꢊ ꢓꢗ ꢊ  
SCAS554D − NOVEMBER 1995 − REVISED OCTOBER 2003  
SN54AC534 . . . J OR W PACKAGE  
SN74AC534 . . . DB, DW, N, NS, OR PW PACKAGE  
(TOP VIEW)  
D
D
D
D
2-V to 6-V V  
Operation  
CC  
Inputs Accept Voltages to 6 V  
Max t of 11 ns at 5 V  
pd  
3-State Inverting Outputs Drive Bus Lines  
Directly  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
OE  
1Q  
1D  
2D  
2Q  
3Q  
3D  
4D  
4Q  
V
CC  
8Q  
8D  
7D  
7Q  
6Q  
6D  
5D  
5Q  
CLK  
D
Full Parallel Access for Loading  
description/ordering information  
These octal edge-triggered D-type flip-flops  
feature 3-state outputs designed specifically for  
driving  
highly  
capacitive  
or  
relatively  
low-impedance loads. The devices are  
particularly suitable for implementing buffer  
registers, I/O ports, bidirectional bus drivers, and  
working registers.  
GND  
SN54AC534 . . . FK PACKAGE  
(TOP VIEW)  
On the positive transition of the clock (CLK) input,  
the Q outputs are set to the complements of the  
logic levels set up at the data (D) inputs.  
3
2 1 20 19  
18  
8D  
7D  
7Q  
6Q  
6D  
2D  
2Q  
3Q  
3D  
4D  
4
5
6
7
8
A buffered output-enable (OE) input can be used  
to place the eight outputs in either a normal logic  
state (high or low logic levels) or the  
high-impedance state. In the high-impedance  
state, the outputs neither load nor drive the bus  
lines significantly. The high-impedance state and  
increased drive provide the capability to drive bus  
lines without need for interface or pullup  
components.  
17  
16  
15  
14  
9 10 11 12 13  
OE does not affect internal operations of the flip-flops. Old data can be retained or new data can be entered  
while the outputs are in the high-impedance state.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
PDIP − N  
Tube  
SN74AC534N  
SN74AC534N  
Tube  
SN74AC534DW  
SN74AC534DWR  
SN74AC534NSR  
SN74AC534DBR  
SN74AC534PW  
SN74AC534PWR  
SNJ54AC534J  
SOIC − DW  
AC534  
Tape and reel  
Tape and reel  
Tape and reel  
Tube  
SOP − NS  
AC534  
AC534  
−40°C to 85°C  
−55°C to 125°C  
SSOP − DB  
TSSOP − PW  
AC534  
Tape and reel  
Tube  
CDIP − J  
CFP − W  
LCCC − FK  
SNJ54AC534J  
SNJ54AC534W  
SNJ54AC534FK  
Tube  
SNJ54AC534W  
SNJ54AC534FK  
Tube  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are  
available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2003, Texas Instruments Incorporated  
ꢗ ꢁ ꢋꢌꢀꢀ ꢉ ꢊꢖ ꢌꢐꢕ ꢑꢀ ꢌ ꢁ ꢉꢊꢌꢍ ꢘꢙ ꢚꢛ ꢜꢝꢞ ꢟꢠꢡ ꢢꢘ ꢞꢝ ꢢꢘꢣ ꢚꢢꢛ ꢓꢐ ꢉ ꢍ ꢗ ꢅꢊ ꢑꢉ ꢁ  
ꢦꢣ ꢥ ꢣ ꢠ ꢡ ꢘ ꢡ ꢥ ꢛ ꢩ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74AC534NSR相关器件

型号 品牌 获取价格 描述 数据表
SN74AC534PW TI

获取价格

OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
SN74AC534PWLE TI

获取价格

暂无描述
SN74AC534PWR TI

获取价格

OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
SN74AC541 TI

获取价格

具有三态输出的八通道、1.5V 至 6V、24mA 驱动强度缓冲器
SN74AC541-Q1 TI

获取价格

具有三态输出的八通道、1.5V 至 6V、24mA 驱动强度缓冲器或驱动器
SN74AC541QWRKSRQ1 TI

获取价格

具有三态输出的八通道、1.5V 至 6V、24mA 驱动强度缓冲器或驱动器 | RKS |
SN74AC541RKSR TI

获取价格

具有三态输出的八通道、1.5V 至 6V、24mA 驱动强度缓冲器 | RKS | 20
SN74AC563 TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN74AC563DBLE TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN74AC563DBR TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS