5秒后页面跳转
SN74ABT3611-20PCBR PDF预览

SN74ABT3611-20PCBR

更新时间: 2024-09-23 15:52:03
品牌 Logo 应用领域
德州仪器 - TI 先进先出芯片信息通信管理
页数 文件大小 规格书
29页 444K
描述
64X36 OTHER FIFO, 12ns, PQFP120, PLASTIC, HLQFP-120

SN74ABT3611-20PCBR 技术参数

生命周期:Obsolete零件包装代码:QFP
包装说明:LFQFP,针数:120
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.78
最长访问时间:12 ns其他特性:PARITY GENERATOR/CHECKER; MAILBOX
周期时间:20 nsJESD-30 代码:S-PQFP-G120
长度:14 mm内存密度:2304 bit
内存宽度:36功能数量:1
端子数量:120字数:64 words
字数代码:64工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:64X36输出特性:3-STATE
可输出:YES封装主体材料:PLASTIC/EPOXY
封装代码:LFQFP封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH并行/串行:PARALLEL
认证状态:Not Qualified座面最大高度:1.6 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:BICMOS温度等级:COMMERCIAL
端子形式:GULL WING端子节距:0.4 mm
端子位置:QUAD宽度:14 mm
Base Number Matches:1

SN74ABT3611-20PCBR 数据手册

 浏览型号SN74ABT3611-20PCBR的Datasheet PDF文件第2页浏览型号SN74ABT3611-20PCBR的Datasheet PDF文件第3页浏览型号SN74ABT3611-20PCBR的Datasheet PDF文件第4页浏览型号SN74ABT3611-20PCBR的Datasheet PDF文件第5页浏览型号SN74ABT3611-20PCBR的Datasheet PDF文件第6页浏览型号SN74ABT3611-20PCBR的Datasheet PDF文件第7页 
SN74ABT3611  
64 × 36  
CLOCKED FIRST-IN, FIRST-OUT MEMORY  
SCBS127E – JULY 1992 – REVISED APRIL 1998  
Free-Running CLKA and CLKB Can Be  
Asynchronous or Coincident  
Empty Flag and Almost-Empty Flag  
Synchronized by CLKB  
64 × 36 Clocked FIFO Buffering Data From  
Passive Parity Checking on Each Port  
Port A to Port B  
Parity Generation Can Be Selected for Each  
Port  
Mailbox-Bypass Register In Each Direction  
Programmable Almost-Full and  
Almost-Empty Flags  
Low-Power Advanced BiCMOS Technology  
Supports Clock Frequencies up to 67 MHz  
Fast Access Times of 10 ns  
Microprocessor Interface Control Logic  
Full Flag and Almost-Full Flag  
Synchronized by CLKA  
Package Options Include 120-Pin Thin  
Quad Flat (PCB) and 132-Pin Plastic Quad  
Flat (PQ) Packages  
description  
The SN74ABT3611 is a high-speed, low-power BiCMOS clocked FIFO memory. It supports clock frequencies  
up to 67 MHz and has read access times as fast as 10 ns. A 64 × 36 dual-port SRAM FIFO buffers data from  
port A to port B. The FIFO has flags to indicate empty and full conditions and two programmable flags (almost  
full and almost empty) to indicate when a selected number of words is stored in memory. Communication  
between each port takes place through two 36-bit mailbox registers. Each mailbox register has a flag to signal  
when new mail has been stored. Parity is checked passively on each port and can be ignored if not desired.  
Paritygenerationcanbeselectedfordatareadfromeachport. Twoormoredevicesareusedinparalleltocreate  
wider datapaths.  
The SN74ABT3611 is a clocked FIFO, which means each port employs a synchronous interface. All data  
transfers through a port are gated to the low-to-high transition of a port clock by enable signals. The clocks for  
each port are independent of one another and can be asynchronous or coincident. The enables for each port  
are arranged to provide a simple bidirectional interface between microprocessors and/or buses with  
synchronous control.  
The full flag (FF) and almost-full (AF) flag of the FIFO are two-stage synchronized to the port clock that writes  
data to its array (CLKA). The empty flag (EF) and almost-empty (AE) flag of the FIFO are two-stage  
synchronized to the port clock that reads data from its array.  
The SN74ABT3611 is characterized for operation from 0°C to 70°C.  
For more information on this device family, see the following application reports:  
FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control (literature  
number SCAA007)  
Parity-Generate and Parity-Check Features for High-Bandwidth-Computing FIFO Applications  
(literature number SCAA015)  
Metastability Performance of Clocked FIFOs (literature number SCZA004)  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 1998, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74ABT3611-20PCBR相关器件

型号 品牌 获取价格 描述 数据表
SN74ABT3611-20PQ ROCHESTER

获取价格

64X36 OTHER FIFO, 12ns, PQFP132, PLASTIC, BQFP-132
SN74ABT3611-20PQ TI

获取价格

CLOCKED FIRST-IN, FIRST-OUT MEMORY
SN74ABT3611-20PQR TI

获取价格

64X36 OTHER FIFO, 12ns, PQFP132, PLASTIC, BQFP-132
SN74ABT3611-30PCB ROCHESTER

获取价格

64X36 OTHER FIFO, 15ns, PQFP120, PLASTIC, HLQFP-120
SN74ABT3611-30PCB TI

获取价格

CLOCKED FIRST-IN, FIRST-OUT MEMORY
SN74ABT3611-30PCBR TI

获取价格

64X36 OTHER FIFO, 15ns, PQFP120, PLASTIC, HLQFP-120
SN74ABT3611-30PQR TI

获取价格

64X36 OTHER FIFO, 15ns, PQFP132, PLASTIC, BQFP-132
SN74ABT3611PCB TI

获取价格

64 】 36 CLOCKED FIRST-IN, FIRST-OUT MEMORY
SN74ABT3611PQ TI

获取价格

64 】 36 CLOCKED FIRST-IN, FIRST-OUT MEMORY
SN74ABT3612 TI

获取价格

64 】 36 】 2 CLOCKED BIDIRECTIONAL FIRST-IN, F