5秒后页面跳转
SN74ABT16853DLG4 PDF预览

SN74ABT16853DLG4

更新时间: 2024-11-14 04:02:15
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器逻辑集成电路光电二极管输出元件信息通信管理
页数 文件大小 规格书
9页 158K
描述
DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

SN74ABT16853DLG4 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Obsolete零件包装代码:SSOP
包装说明:0.300 INCH, GREEN, PLASTIC, SSOP-56针数:56
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.52Is Samacsys:N
其他特性:WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION控制类型:INDEPENDENT CONTROL
计数方向:BIDIRECTIONAL系列:ABT
JESD-30 代码:R-PDSO-G56长度:18.415 mm
逻辑集成电路类型:BUS TRANSCEIVER最大I(ol):0.064 A
位数:8功能数量:2
端口数量:2端子数量:56
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装等效代码:SSOP56,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, SHRINK PITCH包装方法:TUBE
峰值回流温度(摄氏度):NOT SPECIFIED电源:5 V
最大电源电流(ICC):40 mAProp。Delay @ Nom-Sup:4.3 ns
传播延迟(tpd):4.3 ns认证状态:Not Qualified
座面最大高度:2.79 mm子类别:Bus Driver/Transceivers
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:BICMOS温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:0.635 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
翻译:N/A宽度:7.49 mm
Base Number Matches:1

SN74ABT16853DLG4 数据手册

 浏览型号SN74ABT16853DLG4的Datasheet PDF文件第2页浏览型号SN74ABT16853DLG4的Datasheet PDF文件第3页浏览型号SN74ABT16853DLG4的Datasheet PDF文件第4页浏览型号SN74ABT16853DLG4的Datasheet PDF文件第5页浏览型号SN74ABT16853DLG4的Datasheet PDF文件第6页浏览型号SN74ABT16853DLG4的Datasheet PDF文件第7页 
SN54ABT16853, SN74ABT16853  
DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS  
SCBS153B – OCTOBER 1992 – REVISED JANUARY 1997  
SN54ABT16853 . . . WD PACKAGE  
SN74ABT16853 . . . DGG OR DL PACKAGE  
(TOP VIEW)  
Members of the Texas Instruments  
Widebus Family  
State-of-the-Art EPIC-ΙΙB BiCMOS Design  
Significantly Reduces Power Dissipation  
1
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
1OEB  
1LE  
1ERR  
GND  
1A1  
1OEA  
1CLR  
1PARITY  
GND  
1B1  
1B2  
Latch-Up Performance Exceeds 500 mA  
Per JEDEC Standard JESD-17  
2
3
4
Typical V  
(Output Ground Bounce) < 1 V  
OLP  
5
at V  
= 5 V, T = 25°C  
CC  
A
6
1A2  
Distributed V  
Minimizes High-Speed Switching Noise  
and GND Pin Configuration  
CC  
7
V
V
CC  
CC  
8
1A3  
1A4  
1A5  
GND  
1A6  
1A7  
1A8  
2A1  
2A2  
2A3  
GND  
2A4  
2A5  
2A6  
1B3  
1B4  
1B5  
GND  
1B6  
1B7  
1B8  
2B1  
2B2  
2B3  
GND  
2B4  
2B5  
2B6  
Flow-Through Architecture Optimizes  
PCB Layout  
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
High-Drive Outputs (–32-mA I , 64-mA I  
OH  
)
OL  
Parity-Error Flag With Parity  
Generator/Checker  
Latch for Storage of the Parity-Error Flag  
Package Options Include Plastic 300-mil  
Shrink Small-Outline (DL) and Thin Shrink  
Small-Outline (DGG) Packages and 380-mil  
Fine-Pitch Ceramic Flat (WD) Package  
Using 25-mil Center-to-Center Spacings  
description  
V
V
CC  
CC  
The ’ABT16853 dual 8-bit to 9-bit parity  
transceivers are designed for communication  
between data buses. When data is transmitted  
from the A bus to the B bus, a parity bit is  
generated. When data is transmitted from the  
B bus to the A bus, with its corresponding parity  
bit, the open-collector parity-error (ERR) output  
indicates whether or not an error in the B data has  
occurred. The output-enable (OEA and OEB)  
inputs can be used to disable the device so that  
the buses are effectively isolated. The ’ABT16853  
provide true data at the outputs.  
2A7  
2A8  
GND  
2ERR  
2LE  
2B7  
2B8  
GND  
2PARITY  
2CLR  
2OEA  
2OEB  
A 9-bit parity generator/checker generates a parity-odd (PARITY) output and monitors the parity of the I/O ports  
with the ERR flag. The parity-error output can be passed, sampled, stored, or cleared from the latch using the  
latch-enable (LE) and clear (CLR) control inputs. When both OEA and OEB are low, data is transferred from  
the A bus to the B bus, and inverted parity is generated. Inverted parity is a forced error condition that gives the  
designer more system diagnostic capability.  
To ensure the high-impedance state during power up or power down, OE should be tied to V through a pullup  
CC  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
EPIC-ΙΙB and Widebus are trademarks of Texas Instruments Incorporated.  
Copyright 1997, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74ABT16853DLG4 替代型号

型号 品牌 替代类型 描述 数据表
SN74ABT16853DLR TI

完全替代

DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS

与SN74ABT16853DLG4相关器件

型号 品牌 获取价格 描述 数据表
SN74ABT16853DLR TI

获取价格

DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS
SN74ABT16853DLRG4 TI

获取价格

DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS
SN74ABT16862DLR TI

获取价格

ABT SERIES, DUAL 10-BIT TRANSCEIVER, INVERTED OUTPUT, PDSO56
SN74ABT16863 TI

获取价格

18-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74ABT16863DL TI

获取价格

18-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74ABT16863DLG4 TI

获取价格

ABT SERIES, DUAL 9-BIT TRANSCEIVER, TRUE OUTPUT, PDSO56, 0.300 INCH, PLASTIC, SSOP-56
SN74ABT16863DLR TI

获取价格

18-Bit Bus Transceivers With 3-State Outputs 56-SSOP -40 to 85
SN74ABT16863DLRG4 TI

获取价格

ABT SERIES, DUAL 9-BIT TRANSCEIVER, TRUE OUTPUT, PDSO56, 0.300 INCH, PLASTIC, SSOP-56
SN74ABT16952 TI

获取价格

16-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74ABT16952DGG TI

获取价格

16-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS