5秒后页面跳转
SN74ABT126D PDF预览

SN74ABT126D

更新时间: 2024-11-20 22:53:35
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器逻辑集成电路光电二极管输出元件信息通信管理PC
页数 文件大小 规格书
14页 452K
描述
QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS

SN74ABT126D 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP14,.25针数:14
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:0.83Samacsys Confidence:3
Samacsys Status:ReleasedSamacsys PartID:181770
Samacsys Pin Count:14Samacsys Part Category:Integrated Circuit
Samacsys Package Category:Small Outline PackagesSamacsys Footprint Name:D(R-PDSO-G14)
Samacsys Released Date:2015-04-13 16:56:17Is Samacsys:N
其他特性:TYP VOLP < 1V @ VCC = 5V, TA = 25 DEG C控制类型:ENABLE HIGH
计数方向:UNIDIRECTIONAL系列:ABT
JESD-30 代码:R-PDSO-G14JESD-609代码:e4
长度:8.65 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.064 A
湿度敏感等级:1位数:1
功能数量:4端口数量:2
端子数量:14最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TUBE峰值回流温度(摄氏度):260
电源:5 V最大电源电流(ICC):30 mA
Prop。Delay @ Nom-Sup:6.3 ns传播延迟(tpd):6.3 ns
认证状态:Not Qualified座面最大高度:1.75 mm
子类别:Bus Driver/Transceivers最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:BICMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
翻译:N/A宽度:3.91 mm
Base Number Matches:1

SN74ABT126D 数据手册

 浏览型号SN74ABT126D的Datasheet PDF文件第2页浏览型号SN74ABT126D的Datasheet PDF文件第3页浏览型号SN74ABT126D的Datasheet PDF文件第4页浏览型号SN74ABT126D的Datasheet PDF文件第5页浏览型号SN74ABT126D的Datasheet PDF文件第6页浏览型号SN74ABT126D的Datasheet PDF文件第7页 
SN54ABT126, SN74ABT126  
QUADRUPLE BUS BUFFER GATES  
WITH 3-STATE OUTPUTS  
SCBS183H – FEBRUARY 1991 – REVISED MAY 2003  
Typical V  
(Output Ground Bounce)  
I
and Power-Up 3-State Support Hot  
OLP  
off  
<1 V at V  
= 5 V, T = 25°C  
Insertion  
CC  
A
High-Impedance State During Power Up  
and Power Down  
Latch-Up Performance Exceeds 500 mA Per  
JESD 17  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
High-Drive Outputs (–32-mA I , 64-mA I  
)
OH  
OL  
SN54ABT126 . . . FK PACKAGE  
SN54ABT126 . . . J PACKAGE  
SN74ABT126 . . . D, DB, N, NS,  
OR PW PACKAGE  
SN74ABT126 . . . RGY PACKAGE  
(TOP VIEW)  
(TOP VIEW)  
(TOP VIEW)  
1
14  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
1OE  
1A  
1Y  
2OE  
2A  
2Y  
V
CC  
4OE  
3
2
1
20 19  
18 4A  
1Y  
NC  
4
5
6
7
8
1A  
1Y  
13 4OE  
12 4A  
2
3
4
5
6
17  
16  
15  
14  
NC  
4Y  
4A  
4Y  
3OE  
3A  
3Y  
2OE  
NC  
11  
10  
9
2OE  
2A  
4Y  
NC  
3OE  
3OE  
3A  
2A  
2Y  
9 10 11 12 13  
7
8
8
GND  
NC – No internal connection  
description/ordering information  
The ’ABT126 bus buffer gates feature independent line drivers with 3-state outputs. Each output is disabled  
when the associated output-enable (OE) input is low.  
When V  
is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down.  
CC  
However, to ensure the high-impedance state above 2.1 V, OE should be tied to GND through a pulldown  
resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
QFN – RGY  
PDIP – N  
Tape and reel  
Tube  
SN74ABT126RGYR  
SN74ABT126N  
AB126  
SN74ABT126N  
Tube  
SN74ABT126D  
SOIC – D  
ABT126  
Tape and reel  
Tape and reel  
Tape and reel  
Tube  
SN74ABT126DR  
SN74ABT126NSR  
SN74ABT126DBR  
SN74ABT126PW  
SN74ABT126PWR  
SNJ54ABT126J  
SNJ54ABT126FK  
–40°C to 85°C  
–55°C to 125°C  
SOP – NS  
ABT126  
AB126  
SSOP – DB  
TSSOP – PW  
AB126  
Tape and reel  
Tube  
CDIP – J  
SNJ54ABT126J  
LCCC – FK  
Tube  
SNJ54ABT126FK  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are  
available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2003, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74ABT126D 替代型号

型号 品牌 替代类型 描述 数据表
SN74ABT126DG4 TI

完全替代

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DRE4 TI

完全替代

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DR TI

完全替代

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS

与SN74ABT126D相关器件

型号 品牌 获取价格 描述 数据表
SN74ABT126DB TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DBLE TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DBR TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DBRE4 TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DBRG4 TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DE4 TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DG4 TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DR TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DRE4 TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS
SN74ABT126DRG4 TI

获取价格

QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS